Line Coverage for Module :
prim_fifo_sync ( parameter Width=108,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 + Width=65,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Line Coverage for Module :
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PTRV_W=1,gen_normal_fifo.PTR_WIDTH=2 + Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PTRV_W=1,gen_normal_fifo.PTR_WIDTH=2 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 0 | 0.00 |
ALWAYS | 70 | 4 | 0 | 0.00 |
CONT_ASSIGN | 84 | 1 | 0 | 0.00 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 86 | 1 | 0 | 0.00 |
CONT_ASSIGN | 87 | 1 | 0 | 0.00 |
CONT_ASSIGN | 88 | 1 | 0 | 0.00 |
CONT_ASSIGN | 92 | 1 | 0 | 0.00 |
CONT_ASSIGN | 93 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
CONT_ASSIGN | 99 | 1 | 0 | 0.00 |
CONT_ASSIGN | 100 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 146 | 1 | 0 | 0.00 |
CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
ALWAYS | 157 | 2 | 0 | 0.00 |
CONT_ASSIGN | 175 | 1 | 0 | 0.00 |
CONT_ASSIGN | 176 | 1 | 0 | 0.00 |
CONT_ASSIGN | 180 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
0 |
1 |
71 |
0 |
1 |
72 |
0 |
1 |
73 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
84 |
0 |
1 |
85 |
0 |
1 |
86 |
0 |
1 |
87 |
0 |
1 |
88 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
98 |
0 |
1 |
99 |
0 |
1 |
100 |
0 |
1 |
145 |
0 |
1 |
146 |
0 |
1 |
154 |
0 |
1 |
157 |
0 |
1 |
158 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
175 |
0 |
1 |
176 |
0 |
1 |
180 |
0 |
1 |
Line Coverage for Module :
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PTRV_W=1,gen_normal_fifo.PTR_WIDTH=2 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 0 | 0.00 |
ALWAYS | 70 | 4 | 0 | 0.00 |
CONT_ASSIGN | 84 | 1 | 0 | 0.00 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 86 | 1 | 0 | 0.00 |
CONT_ASSIGN | 87 | 1 | 0 | 0.00 |
CONT_ASSIGN | 88 | 1 | 0 | 0.00 |
CONT_ASSIGN | 92 | 1 | 0 | 0.00 |
CONT_ASSIGN | 93 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
CONT_ASSIGN | 99 | 1 | 0 | 0.00 |
CONT_ASSIGN | 100 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 146 | 1 | 0 | 0.00 |
CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
ALWAYS | 157 | 2 | 0 | 0.00 |
CONT_ASSIGN | 172 | 1 | 0 | 0.00 |
CONT_ASSIGN | 173 | 1 | 0 | 0.00 |
CONT_ASSIGN | 180 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
0 |
1 |
71 |
0 |
1 |
72 |
0 |
1 |
73 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
84 |
0 |
1 |
85 |
0 |
1 |
86 |
0 |
1 |
87 |
0 |
1 |
88 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
98 |
0 |
1 |
99 |
0 |
1 |
100 |
0 |
1 |
145 |
0 |
1 |
146 |
0 |
1 |
154 |
0 |
1 |
157 |
0 |
1 |
158 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
172 |
0 |
1 |
173 |
0 |
1 |
180 |
0 |
1 |
Line Coverage for Module :
prim_fifo_sync ( parameter Width=4,Pass=1,Depth=2,OutputZeroIfEmpty=1,Secure=0,DepthW=2,gen_normal_fifo.PTRV_W=1,gen_normal_fifo.PTR_WIDTH=2 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 0 | 0.00 |
ALWAYS | 70 | 4 | 0 | 0.00 |
CONT_ASSIGN | 84 | 1 | 0 | 0.00 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 86 | 1 | 0 | 0.00 |
CONT_ASSIGN | 87 | 1 | 0 | 0.00 |
CONT_ASSIGN | 88 | 1 | 0 | 0.00 |
CONT_ASSIGN | 92 | 1 | 0 | 0.00 |
CONT_ASSIGN | 93 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
CONT_ASSIGN | 99 | 1 | 0 | 0.00 |
CONT_ASSIGN | 100 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 146 | 1 | 0 | 0.00 |
CONT_ASSIGN | 162 | 1 | 0 | 0.00 |
ALWAYS | 165 | 2 | 0 | 0.00 |
CONT_ASSIGN | 172 | 1 | 0 | 0.00 |
CONT_ASSIGN | 173 | 1 | 0 | 0.00 |
CONT_ASSIGN | 180 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
0 |
1 |
71 |
0 |
1 |
72 |
0 |
1 |
73 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
84 |
0 |
1 |
85 |
0 |
1 |
86 |
0 |
1 |
87 |
0 |
1 |
88 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
98 |
0 |
1 |
99 |
0 |
1 |
100 |
0 |
1 |
145 |
0 |
1 |
146 |
0 |
1 |
162 |
0 |
1 |
165 |
0 |
1 |
166 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
172 |
0 |
1 |
173 |
0 |
1 |
180 |
0 |
1 |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PTRV_W=1,gen_normal_fifo.PTR_WIDTH=2 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 26 | 0 | 0.00 |
Logical | 26 | 0 | 0.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=4,Pass=1,Depth=2,OutputZeroIfEmpty=1,Secure=0,DepthW=2,gen_normal_fifo.PTRV_W=1,gen_normal_fifo.PTR_WIDTH=2 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 34 | 0 | 0.00 |
Logical | 34 | 0 | 0.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PTRV_W=1,gen_normal_fifo.PTR_WIDTH=2 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 34 | 0 | 0.00 |
Logical | 34 | 0 | 0.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PTRV_W=1,gen_normal_fifo.PTR_WIDTH=2 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 26 | 0 | 0.00 |
Logical | 26 | 0 | 0.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
Branch Coverage for Module :
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PTRV_W=1,gen_normal_fifo.PTR_WIDTH=2 + Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PTRV_W=1,gen_normal_fifo.PTR_WIDTH=2 )
Branch Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
0 |
0.00 |
TERNARY |
88 |
3 |
0 |
0.00 |
TERNARY |
180 |
2 |
0 |
0.00 |
IF |
70 |
3 |
0 |
0.00 |
IF |
157 |
2 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Not Covered |
|
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Not Covered |
|
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
Branch Coverage for Module :
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PTRV_W=1,gen_normal_fifo.PTR_WIDTH=2 + Width=4,Pass=1,Depth=2,OutputZeroIfEmpty=1,Secure=0,DepthW=2,gen_normal_fifo.PTRV_W=1,gen_normal_fifo.PTR_WIDTH=2 )
Branch Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
Branches |
|
12 |
0 |
0.00 |
TERNARY |
88 |
3 |
0 |
0.00 |
TERNARY |
172 |
2 |
0 |
0.00 |
TERNARY |
180 |
2 |
0 |
0.00 |
IF |
70 |
3 |
0 |
0.00 |
IF |
157 |
2 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Not Covered |
|
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Not Covered |
|
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17663586 |
542554 |
0 |
0 |
T1 |
17200 |
438 |
0 |
0 |
T2 |
15456 |
880 |
0 |
0 |
T3 |
13544 |
88 |
0 |
0 |
T4 |
247932 |
8568 |
0 |
0 |
T5 |
38280 |
966 |
0 |
0 |
T6 |
369792 |
2488 |
0 |
0 |
T7 |
19130 |
430 |
0 |
0 |
T8 |
6862 |
0 |
0 |
0 |
T9 |
151892 |
9220 |
0 |
0 |
T10 |
24516 |
160 |
0 |
0 |
T11 |
6818 |
0 |
0 |
0 |
T12 |
20664 |
260 |
0 |
0 |
T14 |
0 |
105 |
0 |
0 |
T15 |
14268 |
4 |
0 |
0 |
T16 |
16412 |
0 |
0 |
0 |
T19 |
14332 |
598 |
0 |
0 |
T20 |
0 |
662 |
0 |
0 |
T21 |
0 |
2387 |
0 |
0 |
T22 |
0 |
1340 |
0 |
0 |
T23 |
0 |
796 |
0 |
0 |
T24 |
0 |
1139 |
0 |
0 |
T25 |
0 |
1010 |
0 |
0 |
T26 |
7040 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17663586 |
17338284 |
0 |
0 |
T1 |
25800 |
25356 |
0 |
0 |
T2 |
23184 |
22860 |
0 |
0 |
T3 |
20316 |
19980 |
0 |
0 |
T4 |
371898 |
364044 |
0 |
0 |
T5 |
38280 |
37800 |
0 |
0 |
T6 |
369792 |
361608 |
0 |
0 |
T9 |
227838 |
227316 |
0 |
0 |
T10 |
24516 |
24216 |
0 |
0 |
T12 |
20664 |
20262 |
0 |
0 |
T15 |
21402 |
20910 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17663586 |
17338284 |
0 |
0 |
T1 |
25800 |
25356 |
0 |
0 |
T2 |
23184 |
22860 |
0 |
0 |
T3 |
20316 |
19980 |
0 |
0 |
T4 |
371898 |
364044 |
0 |
0 |
T5 |
38280 |
37800 |
0 |
0 |
T6 |
369792 |
361608 |
0 |
0 |
T9 |
227838 |
227316 |
0 |
0 |
T10 |
24516 |
24216 |
0 |
0 |
T12 |
20664 |
20262 |
0 |
0 |
T15 |
21402 |
20910 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17663586 |
17338284 |
0 |
0 |
T1 |
25800 |
25356 |
0 |
0 |
T2 |
23184 |
22860 |
0 |
0 |
T3 |
20316 |
19980 |
0 |
0 |
T4 |
371898 |
364044 |
0 |
0 |
T5 |
38280 |
37800 |
0 |
0 |
T6 |
369792 |
361608 |
0 |
0 |
T9 |
227838 |
227316 |
0 |
0 |
T10 |
24516 |
24216 |
0 |
0 |
T12 |
20664 |
20262 |
0 |
0 |
T15 |
21402 |
20910 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1044 |
1044 |
0 |
0 |
T1 |
6 |
6 |
0 |
0 |
T2 |
6 |
6 |
0 |
0 |
T3 |
6 |
6 |
0 |
0 |
T4 |
6 |
6 |
0 |
0 |
T5 |
6 |
6 |
0 |
0 |
T6 |
6 |
6 |
0 |
0 |
T9 |
6 |
6 |
0 |
0 |
T10 |
6 |
6 |
0 |
0 |
T12 |
6 |
6 |
0 |
0 |
T15 |
6 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 0 | 0.00 |
ALWAYS | 70 | 4 | 0 | 0.00 |
CONT_ASSIGN | 84 | 1 | 0 | 0.00 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 86 | 1 | 0 | 0.00 |
CONT_ASSIGN | 87 | 1 | 0 | 0.00 |
CONT_ASSIGN | 88 | 1 | 0 | 0.00 |
CONT_ASSIGN | 92 | 1 | 0 | 0.00 |
CONT_ASSIGN | 93 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
CONT_ASSIGN | 99 | 1 | 0 | 0.00 |
CONT_ASSIGN | 100 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 146 | 1 | 0 | 0.00 |
CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
ALWAYS | 157 | 2 | 0 | 0.00 |
CONT_ASSIGN | 175 | 1 | 0 | 0.00 |
CONT_ASSIGN | 176 | 1 | 0 | 0.00 |
CONT_ASSIGN | 180 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
0 |
1 |
71 |
0 |
1 |
72 |
0 |
1 |
73 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
84 |
0 |
1 |
85 |
0 |
1 |
86 |
0 |
1 |
87 |
0 |
1 |
88 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
98 |
0 |
1 |
99 |
0 |
1 |
100 |
0 |
1 |
145 |
0 |
1 |
146 |
0 |
1 |
154 |
0 |
1 |
157 |
0 |
1 |
158 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
175 |
0 |
1 |
176 |
0 |
1 |
180 |
0 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 19 | 0 | 0.00 |
Logical | 19 | 0 | 0.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | |
VC_COV_UNR |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | |
VC_COV_UNR |
1 | Not Covered | |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
0 |
0.00 |
TERNARY |
88 |
2 |
0 |
0.00 |
TERNARY |
180 |
2 |
0 |
0.00 |
IF |
70 |
3 |
0 |
0.00 |
IF |
157 |
2 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Not Covered |
|
|
0 |
1 |
Not Covered |
|
|
0 |
0 |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Not Covered |
|
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.u_tlul_adapter_sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 0 | 0.00 |
ALWAYS | 70 | 4 | 0 | 0.00 |
CONT_ASSIGN | 84 | 1 | 0 | 0.00 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 86 | 1 | 0 | 0.00 |
CONT_ASSIGN | 87 | 1 | 0 | 0.00 |
CONT_ASSIGN | 88 | 1 | 0 | 0.00 |
CONT_ASSIGN | 92 | 1 | 0 | 0.00 |
CONT_ASSIGN | 93 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
CONT_ASSIGN | 99 | 1 | 0 | 0.00 |
CONT_ASSIGN | 100 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 146 | 1 | 0 | 0.00 |
CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
ALWAYS | 157 | 2 | 0 | 0.00 |
CONT_ASSIGN | 175 | 1 | 0 | 0.00 |
CONT_ASSIGN | 176 | 1 | 0 | 0.00 |
CONT_ASSIGN | 180 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
0 |
1 |
71 |
0 |
1 |
72 |
0 |
1 |
73 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
84 |
0 |
1 |
85 |
0 |
1 |
86 |
0 |
1 |
87 |
0 |
1 |
88 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
98 |
0 |
1 |
99 |
0 |
1 |
100 |
0 |
1 |
145 |
0 |
1 |
146 |
0 |
1 |
154 |
0 |
1 |
157 |
0 |
1 |
158 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
175 |
0 |
1 |
176 |
0 |
1 |
180 |
0 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 19 | 0 | 0.00 |
Logical | 19 | 0 | 0.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | |
VC_COV_UNR |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | |
VC_COV_UNR |
1 | Not Covered | |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
0 |
0.00 |
TERNARY |
88 |
2 |
0 |
0.00 |
TERNARY |
180 |
2 |
0 |
0.00 |
IF |
70 |
3 |
0 |
0.00 |
IF |
157 |
2 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Not Covered |
|
|
0 |
1 |
Not Covered |
|
|
0 |
0 |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Not Covered |
|
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.u_tlul_adapter_sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 0 | 0.00 |
ALWAYS | 70 | 4 | 0 | 0.00 |
CONT_ASSIGN | 84 | 1 | 0 | 0.00 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 86 | 1 | 0 | 0.00 |
CONT_ASSIGN | 87 | 1 | 0 | 0.00 |
CONT_ASSIGN | 88 | 1 | 0 | 0.00 |
CONT_ASSIGN | 92 | 1 | 0 | 0.00 |
CONT_ASSIGN | 93 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
CONT_ASSIGN | 99 | 1 | 0 | 0.00 |
CONT_ASSIGN | 100 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 146 | 1 | 0 | 0.00 |
CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
ALWAYS | 157 | 2 | 0 | 0.00 |
CONT_ASSIGN | 172 | 1 | 0 | 0.00 |
CONT_ASSIGN | 173 | 1 | 0 | 0.00 |
CONT_ASSIGN | 180 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
0 |
1 |
71 |
0 |
1 |
72 |
0 |
1 |
73 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
84 |
0 |
1 |
85 |
0 |
1 |
86 |
0 |
1 |
87 |
0 |
1 |
88 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
98 |
0 |
1 |
99 |
0 |
1 |
100 |
0 |
1 |
145 |
0 |
1 |
146 |
0 |
1 |
154 |
0 |
1 |
157 |
0 |
1 |
158 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
172 |
0 |
1 |
173 |
0 |
1 |
180 |
0 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 26 | 0 | 0.00 |
Logical | 26 | 0 | 0.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | |
VC_COV_UNR |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | |
VC_COV_UNR |
1 | Not Covered | |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
11 |
0 |
0.00 |
TERNARY |
88 |
2 |
0 |
0.00 |
TERNARY |
172 |
2 |
0 |
0.00 |
TERNARY |
180 |
2 |
0 |
0.00 |
IF |
70 |
3 |
0 |
0.00 |
IF |
157 |
2 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Not Covered |
|
|
0 |
1 |
Not Covered |
|
|
0 |
0 |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Not Covered |
|
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.u_otp_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 0 | 0.00 |
ALWAYS | 70 | 4 | 0 | 0.00 |
CONT_ASSIGN | 84 | 1 | 0 | 0.00 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 86 | 1 | 0 | 0.00 |
CONT_ASSIGN | 87 | 1 | 0 | 0.00 |
CONT_ASSIGN | 88 | 1 | 0 | 0.00 |
CONT_ASSIGN | 92 | 1 | 0 | 0.00 |
CONT_ASSIGN | 93 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
CONT_ASSIGN | 99 | 1 | 0 | 0.00 |
CONT_ASSIGN | 100 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 146 | 1 | 0 | 0.00 |
CONT_ASSIGN | 162 | 1 | 0 | 0.00 |
ALWAYS | 165 | 2 | 0 | 0.00 |
CONT_ASSIGN | 172 | 1 | 0 | 0.00 |
CONT_ASSIGN | 173 | 1 | 0 | 0.00 |
CONT_ASSIGN | 180 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
0 |
1 |
71 |
0 |
1 |
72 |
0 |
1 |
73 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
84 |
0 |
1 |
85 |
0 |
1 |
86 |
0 |
1 |
87 |
0 |
1 |
88 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
98 |
0 |
1 |
99 |
0 |
1 |
100 |
0 |
1 |
145 |
0 |
1 |
146 |
0 |
1 |
162 |
0 |
1 |
165 |
0 |
1 |
166 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
172 |
0 |
1 |
173 |
0 |
1 |
180 |
0 |
1 |
Cond Coverage for Instance : tb.dut.u_otp_rsp_fifo
| Total | Covered | Percent |
Conditions | 26 | 0 | 0.00 |
Logical | 26 | 0 | 0.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests | Exclude Annotation |
0 | Not Covered | |
1 | Excluded | |
VC_COV_UNR |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests | Exclude Annotation |
0 | Not Covered | |
1 | Excluded | |
VC_COV_UNR |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_otp_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
11 |
0 |
0.00 |
TERNARY |
88 |
2 |
0 |
0.00 |
TERNARY |
172 |
2 |
0 |
0.00 |
TERNARY |
180 |
2 |
0 |
0.00 |
IF |
70 |
3 |
0 |
0.00 |
IF |
157 |
2 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Excluded |
|
VC_COV_UNR |
0 |
1 |
Not Covered |
|
|
0 |
0 |
Not Covered |
|
|
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Not Covered |
|
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
125975 |
0 |
0 |
T1 |
4300 |
40 |
0 |
0 |
T2 |
3864 |
160 |
0 |
0 |
T3 |
3386 |
22 |
0 |
0 |
T4 |
61983 |
1422 |
0 |
0 |
T5 |
6380 |
335 |
0 |
0 |
T6 |
61632 |
647 |
0 |
0 |
T9 |
37973 |
2305 |
0 |
0 |
T10 |
4086 |
40 |
0 |
0 |
T12 |
3444 |
70 |
0 |
0 |
T15 |
3567 |
1 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
174 |
174 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
149481 |
0 |
0 |
T1 |
4300 |
179 |
0 |
0 |
T2 |
3864 |
280 |
0 |
0 |
T3 |
3386 |
22 |
0 |
0 |
T4 |
61983 |
2862 |
0 |
0 |
T5 |
6380 |
169 |
0 |
0 |
T6 |
61632 |
597 |
0 |
0 |
T9 |
37973 |
2305 |
0 |
0 |
T10 |
4086 |
40 |
0 |
0 |
T12 |
3444 |
60 |
0 |
0 |
T15 |
3567 |
1 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
174 |
174 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
15504 |
0 |
0 |
T5 |
6380 |
73 |
0 |
0 |
T6 |
61632 |
0 |
0 |
0 |
T7 |
9565 |
217 |
0 |
0 |
T8 |
3431 |
0 |
0 |
0 |
T10 |
4086 |
0 |
0 |
0 |
T11 |
3409 |
0 |
0 |
0 |
T12 |
3444 |
0 |
0 |
0 |
T14 |
0 |
53 |
0 |
0 |
T16 |
8206 |
0 |
0 |
0 |
T19 |
7166 |
305 |
0 |
0 |
T20 |
0 |
389 |
0 |
0 |
T21 |
0 |
1224 |
0 |
0 |
T22 |
0 |
751 |
0 |
0 |
T23 |
0 |
406 |
0 |
0 |
T24 |
0 |
671 |
0 |
0 |
T25 |
0 |
517 |
0 |
0 |
T26 |
3520 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
174 |
174 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
15985 |
0 |
0 |
T5 |
6380 |
47 |
0 |
0 |
T6 |
61632 |
0 |
0 |
0 |
T7 |
9565 |
213 |
0 |
0 |
T8 |
3431 |
0 |
0 |
0 |
T10 |
4086 |
0 |
0 |
0 |
T11 |
3409 |
0 |
0 |
0 |
T12 |
3444 |
0 |
0 |
0 |
T14 |
0 |
52 |
0 |
0 |
T16 |
8206 |
0 |
0 |
0 |
T19 |
7166 |
293 |
0 |
0 |
T20 |
0 |
273 |
0 |
0 |
T21 |
0 |
1163 |
0 |
0 |
T22 |
0 |
589 |
0 |
0 |
T23 |
0 |
390 |
0 |
0 |
T24 |
0 |
468 |
0 |
0 |
T25 |
0 |
493 |
0 |
0 |
T26 |
3520 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
174 |
174 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
102113 |
0 |
0 |
T1 |
4300 |
40 |
0 |
0 |
T2 |
3864 |
160 |
0 |
0 |
T3 |
3386 |
22 |
0 |
0 |
T4 |
61983 |
1422 |
0 |
0 |
T5 |
6380 |
220 |
0 |
0 |
T6 |
61632 |
647 |
0 |
0 |
T9 |
37973 |
2305 |
0 |
0 |
T10 |
4086 |
40 |
0 |
0 |
T12 |
3444 |
70 |
0 |
0 |
T15 |
3567 |
1 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
174 |
174 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
133496 |
0 |
0 |
T1 |
4300 |
179 |
0 |
0 |
T2 |
3864 |
280 |
0 |
0 |
T3 |
3386 |
22 |
0 |
0 |
T4 |
61983 |
2862 |
0 |
0 |
T5 |
6380 |
122 |
0 |
0 |
T6 |
61632 |
597 |
0 |
0 |
T9 |
37973 |
2305 |
0 |
0 |
T10 |
4086 |
40 |
0 |
0 |
T12 |
3444 |
60 |
0 |
0 |
T15 |
3567 |
1 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2943931 |
2889714 |
0 |
0 |
T1 |
4300 |
4226 |
0 |
0 |
T2 |
3864 |
3810 |
0 |
0 |
T3 |
3386 |
3330 |
0 |
0 |
T4 |
61983 |
60674 |
0 |
0 |
T5 |
6380 |
6300 |
0 |
0 |
T6 |
61632 |
60268 |
0 |
0 |
T9 |
37973 |
37886 |
0 |
0 |
T10 |
4086 |
4036 |
0 |
0 |
T12 |
3444 |
3377 |
0 |
0 |
T15 |
3567 |
3485 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
174 |
174 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |