| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 43 | 0 | 0 | 
| Category 0 | 43 | 0 | 0 | 
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 43 | 0 | 0 | 
| Severity 0 | 43 | 0 | 0 | 
| NUMBER | PERCENT | |
| Total Number | 43 | 100.00 | 
| Uncovered | 6 | 13.95 | 
| Success | 37 | 86.05 | 
| Failure | 0 | 0.00 | 
| Incomplete | 10 | 23.26 | 
| Without Attempts | 0 | 0.00 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| prim_alert_tb.i_alert_receiver.PingRequest0_A | 0 | 0 | 149753 | 0 | 0 | 0 | |
| prim_alert_tb.i_alert_sender.gen_recov_assert.AlertState2_A | 0 | 0 | 40705 | 0 | 0 | 0 | |
| prim_alert_tb.i_alert_sender.gen_sync_assert.InBandInitFsm_A | 0 | 0 | 72974 | 0 | 0 | 0 | |
| prim_alert_tb.i_alert_sender.gen_sync_assert.InBandInitPing_A | 0 | 0 | 72974 | 0 | 0 | 0 | |
| prim_alert_tb.i_alert_sender.gen_sync_assert.SigIntAck_A | 0 | 0 | 72974 | 0 | 0 | 0 | |
| prim_alert_tb.i_alert_sender.gen_sync_assert.SigIntPing_A | 0 | 0 | 72974 | 0 | 0 | 0 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| prim_alert_tb.i_alert_receiver.AckDiffOk_A | 0 | 0 | 149067 | 112325 | 0 | 156 | |
| prim_alert_tb.i_alert_receiver.PingOkBypassDuringInit_A | 0 | 0 | 149753 | 41 | 0 | 40 | |
| prim_alert_tb.i_alert_receiver.PingPending_A | 0 | 0 | 149753 | 817 | 0 | 118 | |
| prim_alert_tb.i_alert_receiver.gen_async_assert.SigInt_A | 0 | 0 | 76779 | 244 | 0 | 88 | |
| prim_alert_tb.i_alert_sender.gen_async_assert.DiffEncoding_A | 0 | 0 | 76779 | 52657 | 0 | 3 | |
| prim_alert_tb.i_alert_sender.gen_async_assert.InBandInitFsm_A | 0 | 0 | 76779 | 103 | 0 | 148 | |
| prim_alert_tb.i_alert_sender.gen_async_assert.InBandInitPing_A | 0 | 0 | 76779 | 103 | 0 | 148 | |
| prim_alert_tb.i_alert_sender.gen_async_assert.PingHs_A | 0 | 0 | 76779 | 361 | 0 | 1 | |
| prim_alert_tb.i_alert_sender.gen_async_assert.SigIntAck_A | 0 | 0 | 76779 | 103 | 0 | 186 | |
| prim_alert_tb.i_alert_sender.gen_async_assert.SigIntPing_A | 0 | 0 | 76779 | 103 | 0 | 186 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |