Line Coverage for Module :
tlul_adapter_host
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 118 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 119 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 132 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 141 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 1 | 1 | 100.00 |
| ALWAYS | 168 | 0 | 0 | |
| ALWAYS | 178 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' or '../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 94 |
1 |
1 |
| 96 |
1 |
1 |
| 116 |
1 |
1 |
| 118 |
1 |
1 |
| 119 |
1 |
1 |
| 120 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 141 |
1 |
1 |
| 145 |
1 |
1 |
| 149 |
1 |
1 |
| 153 |
1 |
1 |
| 168 |
|
unreachable |
| 170 |
|
unreachable |
| 171 |
|
unreachable |
| 172 |
|
unreachable |
| 173 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
| 178 |
|
unreachable |
| 179 |
|
unreachable |
| 181 |
|
unreachable |
Cond Coverage for Module :
tlul_adapter_host
| Total | Covered | Percent |
| Conditions | 12 | 12 | 100.00 |
| Logical | 12 | 12 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 94
EXPRESSION (((~we_i)) ? ({top_pkg::TL_DBW {1'b1}}) : be_i)
----1----
| -1- | Status | Tests |
| 0 | Covered | T26,T27,T28 |
| 1 | Covered | T1,T2,T3 |
LINE 96
EXPRESSION (((~we_i)) ? Get : (((&be_i)) ? PutFullData : PutPartialData))
----1----
| -1- | Status | Tests |
| 0 | Covered | T26,T27,T28 |
| 1 | Covered | T1,T2,T3 |
LINE 96
SUB-EXPRESSION (((&be_i)) ? PutFullData : PutPartialData)
----1----
| -1- | Status | Tests |
| 0 | Covered | T26,T27,T28 |
| 1 | Covered | T26,T27,T28 |
LINE 141
EXPRESSION (tl_i.d_error | intg_err)
------1----- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T24,T26,T27 |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 145
EXPRESSION (intg_err_q | intg_err)
-----1---- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Covered | T27,T28,T29 |
Branch Coverage for Module :
tlul_adapter_host
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| TERNARY |
94 |
2 |
2 |
100.00 |
| IF |
132 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' or '../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 94 ((~we_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T26,T27,T28 |
LineNo. Expression
-1-: 132 if ((!rst_ni))
-2-: 134 if (intg_err)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T27,T28,T29 |
| 0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
tlul_adapter_host
Assertion Details
DontExceeedMaxReqs
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
30351926 |
14997 |
0 |
0 |
| T8 |
537768 |
0 |
0 |
0 |
| T10 |
177004 |
0 |
0 |
0 |
| T15 |
203187 |
0 |
0 |
0 |
| T26 |
36455 |
532 |
0 |
0 |
| T27 |
151053 |
5774 |
0 |
0 |
| T28 |
0 |
4807 |
0 |
0 |
| T29 |
0 |
2249 |
0 |
0 |
| T39 |
1708 |
0 |
0 |
0 |
| T40 |
1823 |
0 |
0 |
0 |
| T41 |
1834 |
0 |
0 |
0 |
| T44 |
901 |
0 |
0 |
0 |
| T70 |
1923 |
0 |
0 |
0 |
| T86 |
0 |
525 |
0 |
0 |
| T87 |
0 |
65 |
0 |
0 |
| T88 |
0 |
218 |
0 |
0 |
| T89 |
0 |
94 |
0 |
0 |
| T90 |
0 |
234 |
0 |
0 |
| T91 |
0 |
461 |
0 |
0 |