Line Coverage for Module :
rv_dm_enable_checker
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 36 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_rv_dm_sva_0.1/rv_dm_enable_checker.sv' or '../src/lowrisc_dv_rv_dm_sva_0.1/rv_dm_enable_checker.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 29 |
1 |
1 |
| 36 |
1 |
1 |
Assert Coverage for Module :
rv_dm_enable_checker
Assertion Details
DebugRequestNeedsDebug_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92217237 |
92165992 |
0 |
0 |
| T1 |
345573 |
345209 |
0 |
0 |
| T2 |
281664 |
281601 |
0 |
0 |
| T3 |
141257 |
140899 |
0 |
0 |
| T4 |
221143 |
220964 |
0 |
0 |
| T5 |
319460 |
319422 |
0 |
0 |
| T11 |
471125 |
470842 |
0 |
0 |
| T12 |
384554 |
384477 |
0 |
0 |
| T18 |
31347 |
31294 |
0 |
0 |
| T21 |
127380 |
127178 |
0 |
0 |
| T24 |
2147 |
2096 |
0 |
0 |
MemTLResponseWithoutDebugIsError_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92217237 |
92165992 |
0 |
0 |
| T1 |
345573 |
345209 |
0 |
0 |
| T2 |
281664 |
281601 |
0 |
0 |
| T3 |
141257 |
140899 |
0 |
0 |
| T4 |
221143 |
220964 |
0 |
0 |
| T5 |
319460 |
319422 |
0 |
0 |
| T11 |
471125 |
470842 |
0 |
0 |
| T12 |
384554 |
384477 |
0 |
0 |
| T18 |
31347 |
31294 |
0 |
0 |
| T21 |
127380 |
127178 |
0 |
0 |
| T24 |
2147 |
2096 |
0 |
0 |
NdmResetAckNeedsDebug_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92217237 |
92165992 |
0 |
0 |
| T1 |
345573 |
345209 |
0 |
0 |
| T2 |
281664 |
281601 |
0 |
0 |
| T3 |
141257 |
140899 |
0 |
0 |
| T4 |
221143 |
220964 |
0 |
0 |
| T5 |
319460 |
319422 |
0 |
0 |
| T11 |
471125 |
470842 |
0 |
0 |
| T12 |
384554 |
384477 |
0 |
0 |
| T18 |
31347 |
31294 |
0 |
0 |
| T21 |
127380 |
127178 |
0 |
0 |
| T24 |
2147 |
2096 |
0 |
0 |
SbaTLRequestNeedsDebug_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92217237 |
92165992 |
0 |
0 |
| T1 |
345573 |
345209 |
0 |
0 |
| T2 |
281664 |
281601 |
0 |
0 |
| T3 |
141257 |
140899 |
0 |
0 |
| T4 |
221143 |
220964 |
0 |
0 |
| T5 |
319460 |
319422 |
0 |
0 |
| T11 |
471125 |
470842 |
0 |
0 |
| T12 |
384554 |
384477 |
0 |
0 |
| T18 |
31347 |
31294 |
0 |
0 |
| T21 |
127380 |
127178 |
0 |
0 |
| T24 |
2147 |
2096 |
0 |
0 |