Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Covered | T1,T2,T3 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T9 |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T1,T5 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2147483647 |
2147483647 |
0 |
0 |
selKnown1 |
2147483647 |
2147483647 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2 |
0 |
0 |
0 |
T2 |
1772382 |
1772377 |
0 |
0 |
T3 |
789149 |
789144 |
0 |
0 |
T4 |
1251347 |
1251344 |
0 |
0 |
T5 |
3944 |
3941 |
0 |
0 |
T6 |
2039 |
4074 |
0 |
0 |
T9 |
2326893 |
2326888 |
0 |
0 |
T10 |
18320 |
54923 |
0 |
0 |
T12 |
155133 |
155128 |
0 |
0 |
T13 |
9337 |
9332 |
0 |
0 |
T14 |
34 |
98 |
0 |
0 |
T15 |
0 |
3407 |
0 |
0 |
T16 |
380011 |
380007 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
3 |
0 |
0 |
0 |
T40 |
15 |
13 |
0 |
0 |
T41 |
13 |
11 |
0 |
0 |
T76 |
2 |
1 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T91 |
0 |
30 |
0 |
0 |
T103 |
1 |
0 |
0 |
0 |
T106 |
1 |
0 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T129 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1539 |
1538 |
0 |
0 |
T2 |
702073 |
702072 |
0 |
0 |
T3 |
815839 |
815837 |
0 |
0 |
T4 |
572015 |
572013 |
0 |
0 |
T5 |
7390 |
7388 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T9 |
1189593 |
1189592 |
0 |
0 |
T10 |
18303 |
18302 |
0 |
0 |
T12 |
107584 |
107582 |
0 |
0 |
T13 |
17923 |
17921 |
0 |
0 |
T14 |
33 |
32 |
0 |
0 |
T16 |
672232 |
672230 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
1620 |
1619 |
0 |
0 |
T50 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T91 |
0 |
30 |
0 |
0 |
T92 |
0 |
10 |
0 |
0 |
T107 |
1 |
0 |
0 |
0 |
T127 |
2 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T130 |
0 |
3 |
0 |
0 |
T131 |
0 |
3 |
0 |
0 |
T132 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T5,T2 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T5,T2 |
Assert Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
379241653 |
379240204 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379241653 |
379240204 |
0 |
0 |
T2 |
590170 |
590169 |
0 |
0 |
T3 |
262881 |
262880 |
0 |
0 |
T4 |
417115 |
417114 |
0 |
0 |
T5 |
1314 |
1313 |
0 |
0 |
T9 |
774846 |
774845 |
0 |
0 |
T10 |
18303 |
18302 |
0 |
0 |
T12 |
51690 |
51689 |
0 |
0 |
T13 |
2847 |
2846 |
0 |
0 |
T14 |
33 |
32 |
0 |
0 |
T16 |
126670 |
126669 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T2 |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T2 |
1 | 1 | Covered | T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
379242896 |
379241280 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379242896 |
379241280 |
0 |
0 |
T1 |
1 |
0 |
0 |
0 |
T2 |
590170 |
590169 |
0 |
0 |
T3 |
262882 |
262881 |
0 |
0 |
T4 |
417116 |
417115 |
0 |
0 |
T5 |
1315 |
1314 |
0 |
0 |
T9 |
774846 |
774845 |
0 |
0 |
T10 |
0 |
18303 |
0 |
0 |
T12 |
51691 |
51690 |
0 |
0 |
T13 |
2847 |
2846 |
0 |
0 |
T14 |
0 |
33 |
0 |
0 |
T16 |
126670 |
126669 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T9 |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T9 |
1 | 1 | Covered | T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
583788 |
582172 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583788 |
582172 |
0 |
0 |
T2 |
937 |
936 |
0 |
0 |
T3 |
253 |
252 |
0 |
0 |
T6 |
0 |
2037 |
0 |
0 |
T9 |
1178 |
1177 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T12 |
31 |
30 |
0 |
0 |
T13 |
401 |
400 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
8 |
7 |
0 |
0 |
T41 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T2,T3,T9 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T2,T3,T9 |
Assert Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
582172 |
580899 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
582172 |
580899 |
0 |
0 |
T2 |
936 |
935 |
0 |
0 |
T3 |
252 |
251 |
0 |
0 |
T6 |
2037 |
2036 |
0 |
0 |
T9 |
1177 |
1176 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T12 |
30 |
29 |
0 |
0 |
T13 |
400 |
399 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
3407 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T41 |
6 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tx_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tx_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_tx_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1846 |
230 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1846 |
230 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T14 |
2 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T74 |
2 |
1 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T112 |
1 |
0 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T134 |
0 |
1 |
0 |
0 |
T135 |
0 |
1 |
0 |
0 |
T136 |
0 |
1 |
0 |
0 |
T137 |
1 |
0 |
0 |
0 |
T138 |
1 |
0 |
0 |
0 |
T139 |
1 |
0 |
0 |
0 |
T140 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_rx_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_rx_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_rx_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1846 |
230 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1846 |
230 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T76 |
2 |
1 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T91 |
0 |
30 |
0 |
0 |
T92 |
0 |
10 |
0 |
0 |
T103 |
1 |
0 |
0 |
0 |
T106 |
1 |
0 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T129 |
1 |
0 |
0 |
0 |
T137 |
1 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T5,T2 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T5,T2 |
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
123500 |
123036 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123500 |
123036 |
0 |
0 |
T2 |
385 |
384 |
0 |
0 |
T4 |
451 |
450 |
0 |
0 |
T5 |
14 |
13 |
0 |
0 |
T6 |
1048 |
1047 |
0 |
0 |
T9 |
244 |
243 |
0 |
0 |
T16 |
419 |
418 |
0 |
0 |
T33 |
16 |
15 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T41 |
6 |
5 |
0 |
0 |
T111 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T5,T2 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T5,T2 |
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
121660 |
121196 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121660 |
121196 |
0 |
0 |
T2 |
349 |
348 |
0 |
0 |
T4 |
451 |
450 |
0 |
0 |
T5 |
14 |
13 |
0 |
0 |
T6 |
1048 |
1047 |
0 |
0 |
T9 |
237 |
236 |
0 |
0 |
T16 |
419 |
418 |
0 |
0 |
T33 |
16 |
15 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T41 |
6 |
5 |
0 |
0 |
T111 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sram_clk_scan.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sram_clk_scan.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sram_clk_scan.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1506466077 |
1506464606 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1506466077 |
1506464606 |
0 |
0 |
T1 |
1455 |
1454 |
0 |
0 |
T2 |
111894 |
111894 |
0 |
0 |
T3 |
552889 |
552888 |
0 |
0 |
T4 |
417115 |
417114 |
0 |
0 |
T5 |
1314 |
1313 |
0 |
0 |
T9 |
414742 |
414742 |
0 |
0 |
T10 |
18303 |
18302 |
0 |
0 |
T12 |
51690 |
51689 |
0 |
0 |
T13 |
14966 |
14965 |
0 |
0 |
T16 |
126670 |
126669 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sram_rst_scanmux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sram_rst_scanmux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sram_rst_scanmux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
66837 |
65514 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66837 |
65514 |
0 |
0 |
T6 |
256 |
255 |
0 |
0 |
T7 |
0 |
242 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
40 |
39 |
0 |
0 |
T12 |
30 |
29 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
0 |
15 |
0 |
0 |
T19 |
0 |
27 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T41 |
6 |
5 |
0 |
0 |
T111 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T2 |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T2 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T2 |
1 | 1 | Covered | T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
379242290 |
379240674 |
0 |
0 |
selKnown1 |
379241029 |
379239608 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379242290 |
379240674 |
0 |
0 |
T1 |
1 |
0 |
0 |
0 |
T2 |
590169 |
590168 |
0 |
0 |
T3 |
262881 |
262880 |
0 |
0 |
T4 |
417116 |
417115 |
0 |
0 |
T5 |
1315 |
1314 |
0 |
0 |
T9 |
774846 |
774845 |
0 |
0 |
T10 |
0 |
18303 |
0 |
0 |
T12 |
51691 |
51690 |
0 |
0 |
T13 |
2842 |
2841 |
0 |
0 |
T14 |
0 |
32 |
0 |
0 |
T16 |
126670 |
126669 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379241029 |
379239608 |
0 |
0 |
T2 |
590169 |
590168 |
0 |
0 |
T3 |
262881 |
262880 |
0 |
0 |
T4 |
417115 |
417114 |
0 |
0 |
T5 |
1314 |
1313 |
0 |
0 |
T9 |
774845 |
774844 |
0 |
0 |
T10 |
18303 |
18302 |
0 |
0 |
T12 |
51690 |
51689 |
0 |
0 |
T13 |
2841 |
2840 |
0 |
0 |
T14 |
33 |
32 |
0 |
0 |
T16 |
126670 |
126669 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sram_clk_sel.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sram_clk_sel.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T5,T16 |
1 | 0 | Covered | T1,T2,T3 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T9 |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T5,T16 |
Assert Coverage for Instance : tb.dut.u_sram_clk_sel.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
379241653 |
379240204 |
0 |
0 |
selKnown1 |
1904520999 |
1904519383 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379241653 |
379240204 |
0 |
0 |
T2 |
590170 |
590169 |
0 |
0 |
T3 |
262881 |
262880 |
0 |
0 |
T4 |
417115 |
417114 |
0 |
0 |
T5 |
1314 |
1313 |
0 |
0 |
T9 |
774846 |
774845 |
0 |
0 |
T10 |
18303 |
18302 |
0 |
0 |
T12 |
51690 |
51689 |
0 |
0 |
T13 |
2847 |
2846 |
0 |
0 |
T14 |
33 |
32 |
0 |
0 |
T16 |
126670 |
126669 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904520999 |
1904519383 |
0 |
0 |
T1 |
1539 |
1538 |
0 |
0 |
T2 |
111904 |
111904 |
0 |
0 |
T3 |
552958 |
552957 |
0 |
0 |
T4 |
154900 |
154899 |
0 |
0 |
T5 |
6076 |
6075 |
0 |
0 |
T9 |
414748 |
414748 |
0 |
0 |
T12 |
55894 |
55893 |
0 |
0 |
T13 |
15082 |
15081 |
0 |
0 |
T16 |
545562 |
545561 |
0 |
0 |
T39 |
1620 |
1619 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sram_rst_sel.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sram_rst_sel.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T12,T10,T40 |
1 | 0 | Covered | T1,T2,T3 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T5 |
1 | 0 | Covered | T28,T128,T130 |
1 | 1 | Covered | T1,T2,T3 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T9 |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T12,T10,T40 |
Assert Coverage for Instance : tb.dut.u_sram_rst_sel.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
582172 |
580899 |
0 |
0 |
selKnown1 |
1796 |
180 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
582172 |
580899 |
0 |
0 |
T2 |
936 |
935 |
0 |
0 |
T3 |
252 |
251 |
0 |
0 |
T6 |
2037 |
2036 |
0 |
0 |
T9 |
1177 |
1176 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T12 |
30 |
29 |
0 |
0 |
T13 |
400 |
399 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
3407 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T41 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1796 |
180 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T50 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T91 |
0 |
30 |
0 |
0 |
T92 |
0 |
10 |
0 |
0 |
T107 |
1 |
0 |
0 |
0 |
T127 |
2 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T130 |
0 |
3 |
0 |
0 |
T131 |
0 |
3 |
0 |
0 |
T132 |
1 |
0 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T144 |
1 |
0 |
0 |
0 |