dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.00 0.00 0.00 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 0.00 0.00 0.00


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sys_sram_arbiter.u_req_fifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL2200.00
ALWAYS70400.00
CONT_ASSIGN84100.00
CONT_ASSIGN85100.00
CONT_ASSIGN86100.00
CONT_ASSIGN87100.00
CONT_ASSIGN88100.00
CONT_ASSIGN92100.00
CONT_ASSIGN93100.00
CONT_ASSIGN98100.00
CONT_ASSIGN99100.00
CONT_ASSIGN100100.00
CONT_ASSIGN145100.00
CONT_ASSIGN146100.00
CONT_ASSIGN162100.00
ALWAYS165200.00
CONT_ASSIGN175100.00
CONT_ASSIGN176100.00
CONT_ASSIGN180100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
70 0 1
71 0 1
72 0 1
73 0 1
==> MISSING_ELSE
84 0 1
85 0 1
86 0 1
87 0 1
88 0 1
92 0 1
93 0 1
98 0 1
99 0 1
100 0 1
145 0 1
146 0 1
162 0 1
165 0 1
166 0 1
==> MISSING_ELSE
175 0 1
176 0 1
180 0 1


Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalCoveredPercent
Conditions2600.00
Logical2600.00
Non-Logical00
Event00

 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (3'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value)))))
-1-StatusTests
0Not Covered
1Not Covered

 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value))))
-1-StatusTests
0Not Covered
1Not Covered

 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
-1-StatusTests
0Not Covered
1Not Covered

 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
-1-StatusTests
0Not Covered
1Not Covered

 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
-1-StatusTests
0Not Covered
1Not Covered

 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1Not Covered

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 10 0 0.00
TERNARY 88 3 0 0.00
TERNARY 180 2 0 0.00
IF 70 3 0 0.00
IF 165 2 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 88 (gen_normal_fifo.full) ? -2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?

Branches:
-1--2-StatusTests
1 - Not Covered
0 1 Not Covered
0 0 Not Covered


LineNo. Expression -1-: 180 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered


LineNo. Expression -1-: 70 if ((!rst_ni)) -2-: 72 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Not Covered
0 1 Not Covered
0 0 Not Covered


LineNo. Expression -1-: 165 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 3173523 844729 0 0
DepthKnown_A 3173523 3125862 0 0
RvalidKnown_A 3173523 3125862 0 0
WreadyKnown_A 3173523 3125862 0 0
gen_passthru_fifo.paramCheckPass 175 175 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 844729 0 0
T1 12683 3295 0 0
T2 19309 3358 0 0
T3 2118 1062 0 0
T7 1214 40 0 0
T8 258819 28601 0 0
T9 3496 2527 0 0
T10 9093 1409 0 0
T11 767 22 0 0
T12 813 22 0 0
T13 1217 22 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 175 175 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 3173523 1201775 0 0
DepthKnown_A 3173523 3125862 0 0
RvalidKnown_A 3173523 3125862 0 0
WreadyKnown_A 3173523 3125862 0 0
gen_passthru_fifo.paramCheckPass 175 175 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 1201775 0 0
T1 12683 6949 0 0
T2 19309 3054 0 0
T3 2118 532 0 0
T7 1214 186 0 0
T8 258819 87864 0 0
T9 3496 1267 0 0
T10 9093 1303 0 0
T11 767 22 0 0
T12 813 22 0 0
T13 1217 95 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 175 175 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 3173523 64119 0 0
DepthKnown_A 3173523 3125862 0 0
RvalidKnown_A 3173523 3125862 0 0
WreadyKnown_A 3173523 3125862 0 0
gen_passthru_fifo.paramCheckPass 175 175 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 64119 0 0
T2 19309 3357 0 0
T3 2118 53 0 0
T4 4922 441 0 0
T7 1214 0 0 0
T8 258819 0 0 0
T9 3496 539 0 0
T10 9093 0 0 0
T11 767 0 0 0
T12 813 0 0 0
T13 1217 0 0 0
T17 0 1100 0 0
T18 0 593 0 0
T19 0 220 0 0
T20 0 9213 0 0
T21 0 835 0 0
T22 0 485 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 175 175 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 3173523 69564 0 0
DepthKnown_A 3173523 3125862 0 0
RvalidKnown_A 3173523 3125862 0 0
WreadyKnown_A 3173523 3125862 0 0
gen_passthru_fifo.paramCheckPass 175 175 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 69564 0 0
T2 19309 3053 0 0
T3 2118 53 0 0
T4 4922 882 0 0
T7 1214 0 0 0
T8 258819 0 0 0
T9 3496 408 0 0
T10 9093 0 0 0
T11 767 0 0 0
T12 813 0 0 0
T13 1217 0 0 0
T17 0 1018 0 0
T18 0 577 0 0
T19 0 203 0 0
T20 0 9213 0 0
T21 0 510 0 0
T22 0 286 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 175 175 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 3173523 769208 0 0
DepthKnown_A 3173523 3125862 0 0
RvalidKnown_A 3173523 3125862 0 0
WreadyKnown_A 3173523 3125862 0 0
gen_passthru_fifo.paramCheckPass 175 175 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 769208 0 0
T1 12683 3295 0 0
T2 19309 1 0 0
T3 2118 900 0 0
T7 1214 40 0 0
T8 258819 28601 0 0
T9 3496 1437 0 0
T10 9093 1409 0 0
T11 767 22 0 0
T12 813 22 0 0
T13 1217 22 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 175 175 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 3173523 1132211 0 0
DepthKnown_A 3173523 3125862 0 0
RvalidKnown_A 3173523 3125862 0 0
WreadyKnown_A 3173523 3125862 0 0
gen_passthru_fifo.paramCheckPass 175 175 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 1132211 0 0
T1 12683 6949 0 0
T2 19309 1 0 0
T3 2118 479 0 0
T7 1214 186 0 0
T8 258819 87864 0 0
T9 3496 859 0 0
T10 9093 1303 0 0
T11 767 22 0 0
T12 813 22 0 0
T13 1217 95 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3173523 3125862 0 0
T1 12683 12624 0 0
T2 19309 19219 0 0
T3 2118 2043 0 0
T7 1214 1121 0 0
T8 258819 258763 0 0
T9 3496 3433 0 0
T10 9093 9029 0 0
T11 767 706 0 0
T12 813 763 0 0
T13 1217 1117 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 175 175 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%