Line Coverage for Module :
spid_fifo2sram_adapter
| Line No. | Total | Covered | Percent |
| TOTAL | | 17 | 17 | 100.00 |
| CONT_ASSIGN | 51 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 55 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
| ALWAYS | 75 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| ALWAYS | 96 | 4 | 4 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spid_fifo2sram_adapter.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spid_fifo2sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 51 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 61 |
1 |
1 |
| 72 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
| 77 |
1 |
1 |
| 78 |
1 |
1 |
| 79 |
1 |
1 |
| 80 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 91 |
1 |
1 |
| 93 |
1 |
1 |
| 96 |
1 |
1 |
| 97 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
spid_fifo2sram_adapter
| Total | Covered | Percent |
| Conditions | 9 | 7 | 77.78 |
| Logical | 9 | 7 | 77.78 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 78
EXPRESSION (fifoptr[0+:g_multiple_entry_per_word.SubWordW] == i)
--------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 91
EXPRESSION (sram_req_o && sram_gnt_i)
-----1---- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T23 |
LINE 99
EXPRESSION ((fifoptr == 8'((FifoDepth - 1))) ? '0 : ((fifoptr + 1'b1)))
----------------1---------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T23 |
| 1 | Covered | T4,T5,T23 |
LINE 99
SUB-EXPRESSION (fifoptr == 8'((FifoDepth - 1)))
----------------1---------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T23 |
| 1 | Covered | T4,T5,T23 |
Branch Coverage for Module :
spid_fifo2sram_adapter
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| IF |
96 |
4 |
4 |
100.00 |
| IF |
78 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spid_fifo2sram_adapter.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spid_fifo2sram_adapter.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 if ((!rst_ni))
-2-: 98 if (fifoptr_inc)
-3-: 99 ((fifoptr == 8'((FifoDepth - 1)))) ?
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
1 |
Covered |
T4,T5,T23 |
| 0 |
1 |
0 |
Covered |
T4,T5,T23 |
| 0 |
0 |
- |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 78 if ((fifoptr[0+:g_multiple_entry_per_word.SubWordW] == i))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
spid_fifo2sram_adapter
Assertion Details
g_multiple_entry_per_word.NumEntryPerWordPowerOf2_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
922 |
922 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
g_multiple_entry_per_word.WidthDivideSramDw_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
922 |
922 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |