ASSERT | PROPERTIES | SEQUENCES | |
Total | 684 | 0 | 10 |
Category 0 | 684 | 0 | 10 |
ASSERT | PROPERTIES | SEQUENCES | |
Total | 684 | 0 | 10 |
Severity 0 | 684 | 0 | 10 |
NUMBER | PERCENT | |
Total Number | 684 | 100.00 |
Uncovered | 29 | 4.24 |
Success | 655 | 95.76 |
Failure | 0 | 0.00 |
Incomplete | 1 | 0.15 |
Without Attempts | 6 | 0.88 |
NUMBER | PERCENT | |
Total Number | 10 | 100.00 |
Uncovered | 0 | 0.00 |
All Matches | 10 | 100.00 |
First Matches | 10 | 100.00 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb.RoundRobin_A | 0 | 0 | 1155154872 | 17 | 0 | 1881 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic.selKnown1 | 0 | 0 | 0 | 0 | 0 | 0 | |
tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic.selKnown1 | 0 | 0 | 0 | 0 | 0 | 0 | |
tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic.selKnown1 | 0 | 0 | 0 | 0 | 0 | 0 | |
tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic.selKnown1 | 0 | 0 | 0 | 0 | 0 | 0 | |
tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic.selKnown1 | 0 | 0 | 0 | 0 | 0 | 0 | |
tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic.selKnown1 | 0 | 0 | 0 | 0 | 0 | 0 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 1159305902 | 226924 | 226924 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 1159305902 | 4461 | 4461 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 1159305902 | 4539 | 4539 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 1159305902 | 3021 | 3021 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 1159305902 | 297 | 297 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 1159305902 | 2339 | 2339 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 1159305902 | 1306 | 1306 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 1159305902 | 25192 | 25192 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 1159305902 | 2575840 | 2575840 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 1159305902 | 10607002 | 10607002 | 2191 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 1159305902 | 226924 | 226924 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 1159305902 | 4461 | 4461 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 1159305902 | 4539 | 4539 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 1159305902 | 3021 | 3021 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 1159305902 | 297 | 297 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 1159305902 | 2339 | 2339 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 1159305902 | 1306 | 1306 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 1159305902 | 25192 | 25192 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 1159305902 | 2575840 | 2575840 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 1159305902 | 10607002 | 10607002 | 2191 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |