dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
59.07 84.62 36.11 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.66 99.29 91.20 91.67 96.13 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.32 82.50 47.22 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_egress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.67 86.67 33.33 66.67 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.36 85.00 45.45 55.00 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.04 94.37 69.17 84.62 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
tb.dut.u_tlul2sram_egress.u_rspfifo
tb.dut.u_tlul2sram_ingress.u_reqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T3,T4

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10Not Covered
11CoveredT1,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T3,T4
101Not Covered
110Not Covered
111CoveredT1,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T3,T4
110Not Covered
111CoveredT1,T3,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T3,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T3,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T3,T4
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T3,T4
0 0 Covered T1,T3,T4


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 131941413 18995941 0 0
DepthKnown_A 131941413 102705757 0 0
RvalidKnown_A 131941413 102705757 0 0
WreadyKnown_A 131941413 102705757 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 131941413 18995941 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 18995941 0 0
T1 75890 25747 0 0
T3 2244 1960 0 0
T4 14604 13592 0 0
T5 192832 20546 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 162534 0 0
T9 925468 151603 0 0
T11 793295 135581 0 0
T12 85752 98 0 0
T13 0 13251 0 0
T14 0 5018 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 102705757 0 0
T1 75890 75890 0 0
T3 2244 2244 0 0
T4 14604 14604 0 0
T5 192832 129164 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 642405 0 0
T9 925468 922591 0 0
T11 793295 788972 0 0
T12 85752 85568 0 0
T13 0 14364 0 0
T14 0 68848 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 102705757 0 0
T1 75890 75890 0 0
T3 2244 2244 0 0
T4 14604 14604 0 0
T5 192832 129164 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 642405 0 0
T9 925468 922591 0 0
T11 793295 788972 0 0
T12 85752 85568 0 0
T13 0 14364 0 0
T14 0 68848 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 102705757 0 0
T1 75890 75890 0 0
T3 2244 2244 0 0
T4 14604 14604 0 0
T5 192832 129164 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 642405 0 0
T9 925468 922591 0 0
T11 793295 788972 0 0
T12 85752 85568 0 0
T13 0 14364 0 0
T14 0 68848 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 18995941 0 0
T1 75890 25747 0 0
T3 2244 1960 0 0
T4 14604 13592 0 0
T5 192832 20546 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 162534 0 0
T9 925468 151603 0 0
T11 793295 135581 0 0
T12 85752 98 0 0
T13 0 13251 0 0
T14 0 5018 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T3,T4

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10Not Covered
11CoveredT1,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T3,T4
101CoveredT1,T3,T4
110Not Covered
111CoveredT1,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T3,T4
110Not Covered
111CoveredT1,T3,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T3,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T3,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T3,T4
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T3,T4
0 0 Covered T1,T3,T4


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 131941413 19957134 0 0
DepthKnown_A 131941413 102705757 0 0
RvalidKnown_A 131941413 102705757 0 0
WreadyKnown_A 131941413 102705757 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 131941413 19957134 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 19957134 0 0
T1 75890 26778 0 0
T3 2244 2084 0 0
T4 14604 14140 0 0
T5 192832 21456 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 169831 0 0
T9 925468 159858 0 0
T11 793295 142418 0 0
T12 85752 96 0 0
T13 0 14060 0 0
T14 0 5728 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 102705757 0 0
T1 75890 75890 0 0
T3 2244 2244 0 0
T4 14604 14604 0 0
T5 192832 129164 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 642405 0 0
T9 925468 922591 0 0
T11 793295 788972 0 0
T12 85752 85568 0 0
T13 0 14364 0 0
T14 0 68848 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 102705757 0 0
T1 75890 75890 0 0
T3 2244 2244 0 0
T4 14604 14604 0 0
T5 192832 129164 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 642405 0 0
T9 925468 922591 0 0
T11 793295 788972 0 0
T12 85752 85568 0 0
T13 0 14364 0 0
T14 0 68848 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 102705757 0 0
T1 75890 75890 0 0
T3 2244 2244 0 0
T4 14604 14604 0 0
T5 192832 129164 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 642405 0 0
T9 925468 922591 0 0
T11 793295 788972 0 0
T12 85752 85568 0 0
T13 0 14364 0 0
T14 0 68848 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 19957134 0 0
T1 75890 26778 0 0
T3 2244 2084 0 0
T4 14604 14140 0 0
T5 192832 21456 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 169831 0 0
T9 925468 159858 0 0
T11 793295 142418 0 0
T12 85752 96 0 0
T13 0 14060 0 0
T14 0 5728 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T3,T4

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T3,T4
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T3,T4
0 0 Covered T1,T3,T4


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 131941413 0 0 0
DepthKnown_A 131941413 102705757 0 0
RvalidKnown_A 131941413 102705757 0 0
WreadyKnown_A 131941413 102705757 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 131941413 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 102705757 0 0
T1 75890 75890 0 0
T3 2244 2244 0 0
T4 14604 14604 0 0
T5 192832 129164 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 642405 0 0
T9 925468 922591 0 0
T11 793295 788972 0 0
T12 85752 85568 0 0
T13 0 14364 0 0
T14 0 68848 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 102705757 0 0
T1 75890 75890 0 0
T3 2244 2244 0 0
T4 14604 14604 0 0
T5 192832 129164 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 642405 0 0
T9 925468 922591 0 0
T11 793295 788972 0 0
T12 85752 85568 0 0
T13 0 14364 0 0
T14 0 68848 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 102705757 0 0
T1 75890 75890 0 0
T3 2244 2244 0 0
T4 14604 14604 0 0
T5 192832 129164 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 642405 0 0
T9 925468 922591 0 0
T11 793295 788972 0 0
T12 85752 85568 0 0
T13 0 14364 0 0
T14 0 68848 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T8,T16
10CoveredT1,T2,T3
11CoveredT5,T6,T7

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T6,T7
10Not Covered
11CoveredT5,T8,T16

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT5,T6,T7
101Not Covered
110Not Covered
111CoveredT5,T8,T16

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT5,T8,T16
101CoveredT5,T8,T16
110Not Covered
111CoveredT5,T8,T16

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT5,T8,T16

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT5,T8,T16

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT5,T8,T16
10CoveredT5,T8,T16
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T5,T8,T16
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T5,T6,T7
0 0 Covered T5,T6,T7


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T5,T8,T16
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 131941413 5796550 0 0
DepthKnown_A 131941413 27950326 0 0
RvalidKnown_A 131941413 27950326 0 0
WreadyKnown_A 131941413 27950326 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 131941413 5796550 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 5796550 0 0
T5 192832 23864 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 30104 0 0
T9 925468 0 0 0
T11 793295 0 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T16 0 42814 0 0
T17 0 21074 0 0
T19 0 1004 0 0
T22 0 23487 0 0
T26 0 36571 0 0
T28 0 3734 0 0
T29 0 65839 0 0
T31 115218 0 0 0
T43 0 23316 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 27950326 0 0
T5 192832 61104 0 0
T6 72 72 0 0
T7 916 792 0 0
T8 769543 120512 0 0
T9 925468 0 0 0
T11 793295 0 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T15 0 576 0 0
T16 0 179696 0 0
T17 0 71216 0 0
T18 0 936 0 0
T19 0 3472 0 0
T31 115218 0 0 0
T42 0 54832 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 27950326 0 0
T5 192832 61104 0 0
T6 72 72 0 0
T7 916 792 0 0
T8 769543 120512 0 0
T9 925468 0 0 0
T11 793295 0 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T15 0 576 0 0
T16 0 179696 0 0
T17 0 71216 0 0
T18 0 936 0 0
T19 0 3472 0 0
T31 115218 0 0 0
T42 0 54832 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 27950326 0 0
T5 192832 61104 0 0
T6 72 72 0 0
T7 916 792 0 0
T8 769543 120512 0 0
T9 925468 0 0 0
T11 793295 0 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T15 0 576 0 0
T16 0 179696 0 0
T17 0 71216 0 0
T18 0 936 0 0
T19 0 3472 0 0
T31 115218 0 0 0
T42 0 54832 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 5796550 0 0
T5 192832 23864 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 30104 0 0
T9 925468 0 0 0
T11 793295 0 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T16 0 42814 0 0
T17 0 21074 0 0
T19 0 1004 0 0
T22 0 23487 0 0
T26 0 36571 0 0
T28 0 3734 0 0
T29 0 65839 0 0
T31 115218 0 0 0
T43 0 23316 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT5,T6,T7

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T6,T7
10Not Covered
11CoveredT5,T8,T16

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT5,T6,T7
101Not Covered
110Not Covered
111CoveredT5,T8,T16

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT5,T8,T16

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT5,T8,T16
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T5,T8,T16


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T5,T6,T7
0 0 Covered T5,T6,T7


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T5,T8,T16
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 131941413 186388 0 0
DepthKnown_A 131941413 27950326 0 0
RvalidKnown_A 131941413 27950326 0 0
WreadyKnown_A 131941413 27950326 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 131941413 186388 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 186388 0 0
T5 192832 766 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 964 0 0
T9 925468 0 0 0
T11 793295 0 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T16 0 1378 0 0
T17 0 676 0 0
T19 0 32 0 0
T22 0 753 0 0
T26 0 1177 0 0
T28 0 120 0 0
T29 0 2117 0 0
T31 115218 0 0 0
T43 0 748 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 27950326 0 0
T5 192832 61104 0 0
T6 72 72 0 0
T7 916 792 0 0
T8 769543 120512 0 0
T9 925468 0 0 0
T11 793295 0 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T15 0 576 0 0
T16 0 179696 0 0
T17 0 71216 0 0
T18 0 936 0 0
T19 0 3472 0 0
T31 115218 0 0 0
T42 0 54832 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 27950326 0 0
T5 192832 61104 0 0
T6 72 72 0 0
T7 916 792 0 0
T8 769543 120512 0 0
T9 925468 0 0 0
T11 793295 0 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T15 0 576 0 0
T16 0 179696 0 0
T17 0 71216 0 0
T18 0 936 0 0
T19 0 3472 0 0
T31 115218 0 0 0
T42 0 54832 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 27950326 0 0
T5 192832 61104 0 0
T6 72 72 0 0
T7 916 792 0 0
T8 769543 120512 0 0
T9 925468 0 0 0
T11 793295 0 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T15 0 576 0 0
T16 0 179696 0 0
T17 0 71216 0 0
T18 0 936 0 0
T19 0 3472 0 0
T31 115218 0 0 0
T42 0 54832 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 186388 0 0
T5 192832 766 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 964 0 0
T9 925468 0 0 0
T11 793295 0 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T16 0 1378 0 0
T17 0 676 0 0
T19 0 32 0 0
T22 0 753 0 0
T26 0 1177 0 0
T28 0 120 0 0
T29 0 2117 0 0
T31 115218 0 0 0
T43 0 748 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T8,T9
110Not Covered
111CoveredT1,T3,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T3,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T3,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412556201 2623146 0 0
DepthKnown_A 412556201 412473177 0 0
RvalidKnown_A 412556201 412473177 0 0
WreadyKnown_A 412556201 412473177 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 412556201 2623146 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 2623146 0 0
T1 79578 1865 0 0
T2 7625 0 0 0
T3 10028 832 0 0
T4 47239 832 0 0
T5 588821 2496 0 0
T6 941 0 0 0
T7 3145 0 0 0
T8 775874 7488 0 0
T9 471864 25669 0 0
T10 1774 0 0 0
T11 0 9152 0 0
T12 0 832 0 0
T13 0 3823 0 0
T30 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 412473177 0 0
T1 79578 79510 0 0
T2 7625 5394 0 0
T3 10028 9928 0 0
T4 47239 47167 0 0
T5 588821 588725 0 0
T6 941 886 0 0
T7 3145 3049 0 0
T8 775874 775821 0 0
T9 471864 471856 0 0
T10 1774 1708 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 412473177 0 0
T1 79578 79510 0 0
T2 7625 5394 0 0
T3 10028 9928 0 0
T4 47239 47167 0 0
T5 588821 588725 0 0
T6 941 886 0 0
T7 3145 3049 0 0
T8 775874 775821 0 0
T9 471864 471856 0 0
T10 1774 1708 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 412473177 0 0
T1 79578 79510 0 0
T2 7625 5394 0 0
T3 10028 9928 0 0
T4 47239 47167 0 0
T5 588821 588725 0 0
T6 941 886 0 0
T7 3145 3049 0 0
T8 775874 775821 0 0
T9 471864 471856 0 0
T10 1774 1708 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 2623146 0 0
T1 79578 1865 0 0
T2 7625 0 0 0
T3 10028 832 0 0
T4 47239 832 0 0
T5 588821 2496 0 0
T6 941 0 0 0
T7 3145 0 0 0
T8 775874 7488 0 0
T9 471864 25669 0 0
T10 1774 0 0 0
T11 0 9152 0 0
T12 0 832 0 0
T13 0 3823 0 0
T30 0 832 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412556201 0 0 0
DepthKnown_A 412556201 412473177 0 0
RvalidKnown_A 412556201 412473177 0 0
WreadyKnown_A 412556201 412473177 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 412556201 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 412473177 0 0
T1 79578 79510 0 0
T2 7625 5394 0 0
T3 10028 9928 0 0
T4 47239 47167 0 0
T5 588821 588725 0 0
T6 941 886 0 0
T7 3145 3049 0 0
T8 775874 775821 0 0
T9 471864 471856 0 0
T10 1774 1708 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 412473177 0 0
T1 79578 79510 0 0
T2 7625 5394 0 0
T3 10028 9928 0 0
T4 47239 47167 0 0
T5 588821 588725 0 0
T6 941 886 0 0
T7 3145 3049 0 0
T8 775874 775821 0 0
T9 471864 471856 0 0
T10 1774 1708 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 412473177 0 0
T1 79578 79510 0 0
T2 7625 5394 0 0
T3 10028 9928 0 0
T4 47239 47167 0 0
T5 588821 588725 0 0
T6 941 886 0 0
T7 3145 3049 0 0
T8 775874 775821 0 0
T9 471864 471856 0 0
T10 1774 1708 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL151386.67
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalCoveredPercent
Conditions24833.33
Logical24833.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11Not Covered

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 6 66.67
TERNARY 130 2 1 50.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412556201 0 0 0
DepthKnown_A 412556201 412473177 0 0
RvalidKnown_A 412556201 412473177 0 0
WreadyKnown_A 412556201 412473177 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 412556201 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 412473177 0 0
T1 79578 79510 0 0
T2 7625 5394 0 0
T3 10028 9928 0 0
T4 47239 47167 0 0
T5 588821 588725 0 0
T6 941 886 0 0
T7 3145 3049 0 0
T8 775874 775821 0 0
T9 471864 471856 0 0
T10 1774 1708 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 412473177 0 0
T1 79578 79510 0 0
T2 7625 5394 0 0
T3 10028 9928 0 0
T4 47239 47167 0 0
T5 588821 588725 0 0
T6 941 886 0 0
T7 3145 3049 0 0
T8 775874 775821 0 0
T9 471864 471856 0 0
T10 1774 1708 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 412473177 0 0
T1 79578 79510 0 0
T2 7625 5394 0 0
T3 10028 9928 0 0
T4 47239 47167 0 0
T5 588821 588725 0 0
T6 941 886 0 0
T7 3145 3049 0 0
T8 775874 775821 0 0
T9 471864 471856 0 0
T10 1774 1708 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T8,T9
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT5,T8,T9

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT5,T8,T9

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT8,T9,T22
110Not Covered
111CoveredT5,T8,T9

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT5,T8,T9
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T5,T8,T9


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T5,T8,T9
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412556201 338827 0 0
DepthKnown_A 412556201 412473177 0 0
RvalidKnown_A 412556201 412473177 0 0
WreadyKnown_A 412556201 412473177 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 412556201 338827 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 338827 0 0
T5 588821 380 0 0
T6 941 0 0 0
T7 3145 0 0 0
T8 775874 653 0 0
T9 471864 1654 0 0
T10 1774 0 0 0
T11 559382 322 0 0
T12 31801 0 0 0
T13 53858 0 0 0
T16 0 1047 0 0
T17 0 582 0 0
T19 0 63 0 0
T22 0 366 0 0
T28 0 549 0 0
T29 0 1260 0 0
T30 2865 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 412473177 0 0
T1 79578 79510 0 0
T2 7625 5394 0 0
T3 10028 9928 0 0
T4 47239 47167 0 0
T5 588821 588725 0 0
T6 941 886 0 0
T7 3145 3049 0 0
T8 775874 775821 0 0
T9 471864 471856 0 0
T10 1774 1708 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 412473177 0 0
T1 79578 79510 0 0
T2 7625 5394 0 0
T3 10028 9928 0 0
T4 47239 47167 0 0
T5 588821 588725 0 0
T6 941 886 0 0
T7 3145 3049 0 0
T8 775874 775821 0 0
T9 471864 471856 0 0
T10 1774 1708 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 412473177 0 0
T1 79578 79510 0 0
T2 7625 5394 0 0
T3 10028 9928 0 0
T4 47239 47167 0 0
T5 588821 588725 0 0
T6 941 886 0 0
T7 3145 3049 0 0
T8 775874 775821 0 0
T9 471864 471856 0 0
T10 1774 1708 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 338827 0 0
T5 588821 380 0 0
T6 941 0 0 0
T7 3145 0 0 0
T8 775874 653 0 0
T9 471864 1654 0 0
T10 1774 0 0 0
T11 559382 322 0 0
T12 31801 0 0 0
T13 53858 0 0 0
T16 0 1047 0 0
T17 0 582 0 0
T19 0 63 0 0
T22 0 366 0 0
T28 0 549 0 0
T29 0 1260 0 0
T30 2865 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%