Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
18995941 |
0 |
0 |
T1 |
75890 |
25747 |
0 |
0 |
T3 |
2244 |
1960 |
0 |
0 |
T4 |
14604 |
13592 |
0 |
0 |
T5 |
192832 |
20546 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
162534 |
0 |
0 |
T9 |
925468 |
151603 |
0 |
0 |
T11 |
793295 |
135581 |
0 |
0 |
T12 |
85752 |
98 |
0 |
0 |
T13 |
0 |
13251 |
0 |
0 |
T14 |
0 |
5018 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
102705757 |
0 |
0 |
T1 |
75890 |
75890 |
0 |
0 |
T3 |
2244 |
2244 |
0 |
0 |
T4 |
14604 |
14604 |
0 |
0 |
T5 |
192832 |
129164 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
642405 |
0 |
0 |
T9 |
925468 |
922591 |
0 |
0 |
T11 |
793295 |
788972 |
0 |
0 |
T12 |
85752 |
85568 |
0 |
0 |
T13 |
0 |
14364 |
0 |
0 |
T14 |
0 |
68848 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
102705757 |
0 |
0 |
T1 |
75890 |
75890 |
0 |
0 |
T3 |
2244 |
2244 |
0 |
0 |
T4 |
14604 |
14604 |
0 |
0 |
T5 |
192832 |
129164 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
642405 |
0 |
0 |
T9 |
925468 |
922591 |
0 |
0 |
T11 |
793295 |
788972 |
0 |
0 |
T12 |
85752 |
85568 |
0 |
0 |
T13 |
0 |
14364 |
0 |
0 |
T14 |
0 |
68848 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
102705757 |
0 |
0 |
T1 |
75890 |
75890 |
0 |
0 |
T3 |
2244 |
2244 |
0 |
0 |
T4 |
14604 |
14604 |
0 |
0 |
T5 |
192832 |
129164 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
642405 |
0 |
0 |
T9 |
925468 |
922591 |
0 |
0 |
T11 |
793295 |
788972 |
0 |
0 |
T12 |
85752 |
85568 |
0 |
0 |
T13 |
0 |
14364 |
0 |
0 |
T14 |
0 |
68848 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
18995941 |
0 |
0 |
T1 |
75890 |
25747 |
0 |
0 |
T3 |
2244 |
1960 |
0 |
0 |
T4 |
14604 |
13592 |
0 |
0 |
T5 |
192832 |
20546 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
162534 |
0 |
0 |
T9 |
925468 |
151603 |
0 |
0 |
T11 |
793295 |
135581 |
0 |
0 |
T12 |
85752 |
98 |
0 |
0 |
T13 |
0 |
13251 |
0 |
0 |
T14 |
0 |
5018 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
19957134 |
0 |
0 |
T1 |
75890 |
26778 |
0 |
0 |
T3 |
2244 |
2084 |
0 |
0 |
T4 |
14604 |
14140 |
0 |
0 |
T5 |
192832 |
21456 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
169831 |
0 |
0 |
T9 |
925468 |
159858 |
0 |
0 |
T11 |
793295 |
142418 |
0 |
0 |
T12 |
85752 |
96 |
0 |
0 |
T13 |
0 |
14060 |
0 |
0 |
T14 |
0 |
5728 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
102705757 |
0 |
0 |
T1 |
75890 |
75890 |
0 |
0 |
T3 |
2244 |
2244 |
0 |
0 |
T4 |
14604 |
14604 |
0 |
0 |
T5 |
192832 |
129164 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
642405 |
0 |
0 |
T9 |
925468 |
922591 |
0 |
0 |
T11 |
793295 |
788972 |
0 |
0 |
T12 |
85752 |
85568 |
0 |
0 |
T13 |
0 |
14364 |
0 |
0 |
T14 |
0 |
68848 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
102705757 |
0 |
0 |
T1 |
75890 |
75890 |
0 |
0 |
T3 |
2244 |
2244 |
0 |
0 |
T4 |
14604 |
14604 |
0 |
0 |
T5 |
192832 |
129164 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
642405 |
0 |
0 |
T9 |
925468 |
922591 |
0 |
0 |
T11 |
793295 |
788972 |
0 |
0 |
T12 |
85752 |
85568 |
0 |
0 |
T13 |
0 |
14364 |
0 |
0 |
T14 |
0 |
68848 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
102705757 |
0 |
0 |
T1 |
75890 |
75890 |
0 |
0 |
T3 |
2244 |
2244 |
0 |
0 |
T4 |
14604 |
14604 |
0 |
0 |
T5 |
192832 |
129164 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
642405 |
0 |
0 |
T9 |
925468 |
922591 |
0 |
0 |
T11 |
793295 |
788972 |
0 |
0 |
T12 |
85752 |
85568 |
0 |
0 |
T13 |
0 |
14364 |
0 |
0 |
T14 |
0 |
68848 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
19957134 |
0 |
0 |
T1 |
75890 |
26778 |
0 |
0 |
T3 |
2244 |
2084 |
0 |
0 |
T4 |
14604 |
14140 |
0 |
0 |
T5 |
192832 |
21456 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
169831 |
0 |
0 |
T9 |
925468 |
159858 |
0 |
0 |
T11 |
793295 |
142418 |
0 |
0 |
T12 |
85752 |
96 |
0 |
0 |
T13 |
0 |
14060 |
0 |
0 |
T14 |
0 |
5728 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
102705757 |
0 |
0 |
T1 |
75890 |
75890 |
0 |
0 |
T3 |
2244 |
2244 |
0 |
0 |
T4 |
14604 |
14604 |
0 |
0 |
T5 |
192832 |
129164 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
642405 |
0 |
0 |
T9 |
925468 |
922591 |
0 |
0 |
T11 |
793295 |
788972 |
0 |
0 |
T12 |
85752 |
85568 |
0 |
0 |
T13 |
0 |
14364 |
0 |
0 |
T14 |
0 |
68848 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
102705757 |
0 |
0 |
T1 |
75890 |
75890 |
0 |
0 |
T3 |
2244 |
2244 |
0 |
0 |
T4 |
14604 |
14604 |
0 |
0 |
T5 |
192832 |
129164 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
642405 |
0 |
0 |
T9 |
925468 |
922591 |
0 |
0 |
T11 |
793295 |
788972 |
0 |
0 |
T12 |
85752 |
85568 |
0 |
0 |
T13 |
0 |
14364 |
0 |
0 |
T14 |
0 |
68848 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
102705757 |
0 |
0 |
T1 |
75890 |
75890 |
0 |
0 |
T3 |
2244 |
2244 |
0 |
0 |
T4 |
14604 |
14604 |
0 |
0 |
T5 |
192832 |
129164 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
642405 |
0 |
0 |
T9 |
925468 |
922591 |
0 |
0 |
T11 |
793295 |
788972 |
0 |
0 |
T12 |
85752 |
85568 |
0 |
0 |
T13 |
0 |
14364 |
0 |
0 |
T14 |
0 |
68848 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T6,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T8,T16 |
1 | 0 | 1 | Covered | T5,T8,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T16 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T8,T16 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T16 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T16 |
1 | 0 | Covered | T5,T8,T16 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T16 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T6,T7 |
0 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T16 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
5796550 |
0 |
0 |
T5 |
192832 |
23864 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
30104 |
0 |
0 |
T9 |
925468 |
0 |
0 |
0 |
T11 |
793295 |
0 |
0 |
0 |
T12 |
85752 |
0 |
0 |
0 |
T13 |
14364 |
0 |
0 |
0 |
T14 |
69258 |
0 |
0 |
0 |
T16 |
0 |
42814 |
0 |
0 |
T17 |
0 |
21074 |
0 |
0 |
T19 |
0 |
1004 |
0 |
0 |
T22 |
0 |
23487 |
0 |
0 |
T26 |
0 |
36571 |
0 |
0 |
T28 |
0 |
3734 |
0 |
0 |
T29 |
0 |
65839 |
0 |
0 |
T31 |
115218 |
0 |
0 |
0 |
T43 |
0 |
23316 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
27950326 |
0 |
0 |
T5 |
192832 |
61104 |
0 |
0 |
T6 |
72 |
72 |
0 |
0 |
T7 |
916 |
792 |
0 |
0 |
T8 |
769543 |
120512 |
0 |
0 |
T9 |
925468 |
0 |
0 |
0 |
T11 |
793295 |
0 |
0 |
0 |
T12 |
85752 |
0 |
0 |
0 |
T13 |
14364 |
0 |
0 |
0 |
T14 |
69258 |
0 |
0 |
0 |
T15 |
0 |
576 |
0 |
0 |
T16 |
0 |
179696 |
0 |
0 |
T17 |
0 |
71216 |
0 |
0 |
T18 |
0 |
936 |
0 |
0 |
T19 |
0 |
3472 |
0 |
0 |
T31 |
115218 |
0 |
0 |
0 |
T42 |
0 |
54832 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
27950326 |
0 |
0 |
T5 |
192832 |
61104 |
0 |
0 |
T6 |
72 |
72 |
0 |
0 |
T7 |
916 |
792 |
0 |
0 |
T8 |
769543 |
120512 |
0 |
0 |
T9 |
925468 |
0 |
0 |
0 |
T11 |
793295 |
0 |
0 |
0 |
T12 |
85752 |
0 |
0 |
0 |
T13 |
14364 |
0 |
0 |
0 |
T14 |
69258 |
0 |
0 |
0 |
T15 |
0 |
576 |
0 |
0 |
T16 |
0 |
179696 |
0 |
0 |
T17 |
0 |
71216 |
0 |
0 |
T18 |
0 |
936 |
0 |
0 |
T19 |
0 |
3472 |
0 |
0 |
T31 |
115218 |
0 |
0 |
0 |
T42 |
0 |
54832 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
27950326 |
0 |
0 |
T5 |
192832 |
61104 |
0 |
0 |
T6 |
72 |
72 |
0 |
0 |
T7 |
916 |
792 |
0 |
0 |
T8 |
769543 |
120512 |
0 |
0 |
T9 |
925468 |
0 |
0 |
0 |
T11 |
793295 |
0 |
0 |
0 |
T12 |
85752 |
0 |
0 |
0 |
T13 |
14364 |
0 |
0 |
0 |
T14 |
69258 |
0 |
0 |
0 |
T15 |
0 |
576 |
0 |
0 |
T16 |
0 |
179696 |
0 |
0 |
T17 |
0 |
71216 |
0 |
0 |
T18 |
0 |
936 |
0 |
0 |
T19 |
0 |
3472 |
0 |
0 |
T31 |
115218 |
0 |
0 |
0 |
T42 |
0 |
54832 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
5796550 |
0 |
0 |
T5 |
192832 |
23864 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
30104 |
0 |
0 |
T9 |
925468 |
0 |
0 |
0 |
T11 |
793295 |
0 |
0 |
0 |
T12 |
85752 |
0 |
0 |
0 |
T13 |
14364 |
0 |
0 |
0 |
T14 |
69258 |
0 |
0 |
0 |
T16 |
0 |
42814 |
0 |
0 |
T17 |
0 |
21074 |
0 |
0 |
T19 |
0 |
1004 |
0 |
0 |
T22 |
0 |
23487 |
0 |
0 |
T26 |
0 |
36571 |
0 |
0 |
T28 |
0 |
3734 |
0 |
0 |
T29 |
0 |
65839 |
0 |
0 |
T31 |
115218 |
0 |
0 |
0 |
T43 |
0 |
23316 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T6,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T8,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T8,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T6,T7 |
0 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T16 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
186388 |
0 |
0 |
T5 |
192832 |
766 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
964 |
0 |
0 |
T9 |
925468 |
0 |
0 |
0 |
T11 |
793295 |
0 |
0 |
0 |
T12 |
85752 |
0 |
0 |
0 |
T13 |
14364 |
0 |
0 |
0 |
T14 |
69258 |
0 |
0 |
0 |
T16 |
0 |
1378 |
0 |
0 |
T17 |
0 |
676 |
0 |
0 |
T19 |
0 |
32 |
0 |
0 |
T22 |
0 |
753 |
0 |
0 |
T26 |
0 |
1177 |
0 |
0 |
T28 |
0 |
120 |
0 |
0 |
T29 |
0 |
2117 |
0 |
0 |
T31 |
115218 |
0 |
0 |
0 |
T43 |
0 |
748 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
27950326 |
0 |
0 |
T5 |
192832 |
61104 |
0 |
0 |
T6 |
72 |
72 |
0 |
0 |
T7 |
916 |
792 |
0 |
0 |
T8 |
769543 |
120512 |
0 |
0 |
T9 |
925468 |
0 |
0 |
0 |
T11 |
793295 |
0 |
0 |
0 |
T12 |
85752 |
0 |
0 |
0 |
T13 |
14364 |
0 |
0 |
0 |
T14 |
69258 |
0 |
0 |
0 |
T15 |
0 |
576 |
0 |
0 |
T16 |
0 |
179696 |
0 |
0 |
T17 |
0 |
71216 |
0 |
0 |
T18 |
0 |
936 |
0 |
0 |
T19 |
0 |
3472 |
0 |
0 |
T31 |
115218 |
0 |
0 |
0 |
T42 |
0 |
54832 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
27950326 |
0 |
0 |
T5 |
192832 |
61104 |
0 |
0 |
T6 |
72 |
72 |
0 |
0 |
T7 |
916 |
792 |
0 |
0 |
T8 |
769543 |
120512 |
0 |
0 |
T9 |
925468 |
0 |
0 |
0 |
T11 |
793295 |
0 |
0 |
0 |
T12 |
85752 |
0 |
0 |
0 |
T13 |
14364 |
0 |
0 |
0 |
T14 |
69258 |
0 |
0 |
0 |
T15 |
0 |
576 |
0 |
0 |
T16 |
0 |
179696 |
0 |
0 |
T17 |
0 |
71216 |
0 |
0 |
T18 |
0 |
936 |
0 |
0 |
T19 |
0 |
3472 |
0 |
0 |
T31 |
115218 |
0 |
0 |
0 |
T42 |
0 |
54832 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
27950326 |
0 |
0 |
T5 |
192832 |
61104 |
0 |
0 |
T6 |
72 |
72 |
0 |
0 |
T7 |
916 |
792 |
0 |
0 |
T8 |
769543 |
120512 |
0 |
0 |
T9 |
925468 |
0 |
0 |
0 |
T11 |
793295 |
0 |
0 |
0 |
T12 |
85752 |
0 |
0 |
0 |
T13 |
14364 |
0 |
0 |
0 |
T14 |
69258 |
0 |
0 |
0 |
T15 |
0 |
576 |
0 |
0 |
T16 |
0 |
179696 |
0 |
0 |
T17 |
0 |
71216 |
0 |
0 |
T18 |
0 |
936 |
0 |
0 |
T19 |
0 |
3472 |
0 |
0 |
T31 |
115218 |
0 |
0 |
0 |
T42 |
0 |
54832 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131941413 |
186388 |
0 |
0 |
T5 |
192832 |
766 |
0 |
0 |
T6 |
72 |
0 |
0 |
0 |
T7 |
916 |
0 |
0 |
0 |
T8 |
769543 |
964 |
0 |
0 |
T9 |
925468 |
0 |
0 |
0 |
T11 |
793295 |
0 |
0 |
0 |
T12 |
85752 |
0 |
0 |
0 |
T13 |
14364 |
0 |
0 |
0 |
T14 |
69258 |
0 |
0 |
0 |
T16 |
0 |
1378 |
0 |
0 |
T17 |
0 |
676 |
0 |
0 |
T19 |
0 |
32 |
0 |
0 |
T22 |
0 |
753 |
0 |
0 |
T26 |
0 |
1177 |
0 |
0 |
T28 |
0 |
120 |
0 |
0 |
T29 |
0 |
2117 |
0 |
0 |
T31 |
115218 |
0 |
0 |
0 |
T43 |
0 |
748 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
2623146 |
0 |
0 |
T1 |
79578 |
1865 |
0 |
0 |
T2 |
7625 |
0 |
0 |
0 |
T3 |
10028 |
832 |
0 |
0 |
T4 |
47239 |
832 |
0 |
0 |
T5 |
588821 |
2496 |
0 |
0 |
T6 |
941 |
0 |
0 |
0 |
T7 |
3145 |
0 |
0 |
0 |
T8 |
775874 |
7488 |
0 |
0 |
T9 |
471864 |
25669 |
0 |
0 |
T10 |
1774 |
0 |
0 |
0 |
T11 |
0 |
9152 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
3823 |
0 |
0 |
T30 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
412473177 |
0 |
0 |
T1 |
79578 |
79510 |
0 |
0 |
T2 |
7625 |
5394 |
0 |
0 |
T3 |
10028 |
9928 |
0 |
0 |
T4 |
47239 |
47167 |
0 |
0 |
T5 |
588821 |
588725 |
0 |
0 |
T6 |
941 |
886 |
0 |
0 |
T7 |
3145 |
3049 |
0 |
0 |
T8 |
775874 |
775821 |
0 |
0 |
T9 |
471864 |
471856 |
0 |
0 |
T10 |
1774 |
1708 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
412473177 |
0 |
0 |
T1 |
79578 |
79510 |
0 |
0 |
T2 |
7625 |
5394 |
0 |
0 |
T3 |
10028 |
9928 |
0 |
0 |
T4 |
47239 |
47167 |
0 |
0 |
T5 |
588821 |
588725 |
0 |
0 |
T6 |
941 |
886 |
0 |
0 |
T7 |
3145 |
3049 |
0 |
0 |
T8 |
775874 |
775821 |
0 |
0 |
T9 |
471864 |
471856 |
0 |
0 |
T10 |
1774 |
1708 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
412473177 |
0 |
0 |
T1 |
79578 |
79510 |
0 |
0 |
T2 |
7625 |
5394 |
0 |
0 |
T3 |
10028 |
9928 |
0 |
0 |
T4 |
47239 |
47167 |
0 |
0 |
T5 |
588821 |
588725 |
0 |
0 |
T6 |
941 |
886 |
0 |
0 |
T7 |
3145 |
3049 |
0 |
0 |
T8 |
775874 |
775821 |
0 |
0 |
T9 |
471864 |
471856 |
0 |
0 |
T10 |
1774 |
1708 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
2623146 |
0 |
0 |
T1 |
79578 |
1865 |
0 |
0 |
T2 |
7625 |
0 |
0 |
0 |
T3 |
10028 |
832 |
0 |
0 |
T4 |
47239 |
832 |
0 |
0 |
T5 |
588821 |
2496 |
0 |
0 |
T6 |
941 |
0 |
0 |
0 |
T7 |
3145 |
0 |
0 |
0 |
T8 |
775874 |
7488 |
0 |
0 |
T9 |
471864 |
25669 |
0 |
0 |
T10 |
1774 |
0 |
0 |
0 |
T11 |
0 |
9152 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
3823 |
0 |
0 |
T30 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
412473177 |
0 |
0 |
T1 |
79578 |
79510 |
0 |
0 |
T2 |
7625 |
5394 |
0 |
0 |
T3 |
10028 |
9928 |
0 |
0 |
T4 |
47239 |
47167 |
0 |
0 |
T5 |
588821 |
588725 |
0 |
0 |
T6 |
941 |
886 |
0 |
0 |
T7 |
3145 |
3049 |
0 |
0 |
T8 |
775874 |
775821 |
0 |
0 |
T9 |
471864 |
471856 |
0 |
0 |
T10 |
1774 |
1708 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
412473177 |
0 |
0 |
T1 |
79578 |
79510 |
0 |
0 |
T2 |
7625 |
5394 |
0 |
0 |
T3 |
10028 |
9928 |
0 |
0 |
T4 |
47239 |
47167 |
0 |
0 |
T5 |
588821 |
588725 |
0 |
0 |
T6 |
941 |
886 |
0 |
0 |
T7 |
3145 |
3049 |
0 |
0 |
T8 |
775874 |
775821 |
0 |
0 |
T9 |
471864 |
471856 |
0 |
0 |
T10 |
1774 |
1708 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
412473177 |
0 |
0 |
T1 |
79578 |
79510 |
0 |
0 |
T2 |
7625 |
5394 |
0 |
0 |
T3 |
10028 |
9928 |
0 |
0 |
T4 |
47239 |
47167 |
0 |
0 |
T5 |
588821 |
588725 |
0 |
0 |
T6 |
941 |
886 |
0 |
0 |
T7 |
3145 |
3049 |
0 |
0 |
T8 |
775874 |
775821 |
0 |
0 |
T9 |
471864 |
471856 |
0 |
0 |
T10 |
1774 |
1708 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
412473177 |
0 |
0 |
T1 |
79578 |
79510 |
0 |
0 |
T2 |
7625 |
5394 |
0 |
0 |
T3 |
10028 |
9928 |
0 |
0 |
T4 |
47239 |
47167 |
0 |
0 |
T5 |
588821 |
588725 |
0 |
0 |
T6 |
941 |
886 |
0 |
0 |
T7 |
3145 |
3049 |
0 |
0 |
T8 |
775874 |
775821 |
0 |
0 |
T9 |
471864 |
471856 |
0 |
0 |
T10 |
1774 |
1708 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
412473177 |
0 |
0 |
T1 |
79578 |
79510 |
0 |
0 |
T2 |
7625 |
5394 |
0 |
0 |
T3 |
10028 |
9928 |
0 |
0 |
T4 |
47239 |
47167 |
0 |
0 |
T5 |
588821 |
588725 |
0 |
0 |
T6 |
941 |
886 |
0 |
0 |
T7 |
3145 |
3049 |
0 |
0 |
T8 |
775874 |
775821 |
0 |
0 |
T9 |
471864 |
471856 |
0 |
0 |
T10 |
1774 |
1708 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
412473177 |
0 |
0 |
T1 |
79578 |
79510 |
0 |
0 |
T2 |
7625 |
5394 |
0 |
0 |
T3 |
10028 |
9928 |
0 |
0 |
T4 |
47239 |
47167 |
0 |
0 |
T5 |
588821 |
588725 |
0 |
0 |
T6 |
941 |
886 |
0 |
0 |
T7 |
3145 |
3049 |
0 |
0 |
T8 |
775874 |
775821 |
0 |
0 |
T9 |
471864 |
471856 |
0 |
0 |
T10 |
1774 |
1708 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T8,T9,T22 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
338827 |
0 |
0 |
T5 |
588821 |
380 |
0 |
0 |
T6 |
941 |
0 |
0 |
0 |
T7 |
3145 |
0 |
0 |
0 |
T8 |
775874 |
653 |
0 |
0 |
T9 |
471864 |
1654 |
0 |
0 |
T10 |
1774 |
0 |
0 |
0 |
T11 |
559382 |
322 |
0 |
0 |
T12 |
31801 |
0 |
0 |
0 |
T13 |
53858 |
0 |
0 |
0 |
T16 |
0 |
1047 |
0 |
0 |
T17 |
0 |
582 |
0 |
0 |
T19 |
0 |
63 |
0 |
0 |
T22 |
0 |
366 |
0 |
0 |
T28 |
0 |
549 |
0 |
0 |
T29 |
0 |
1260 |
0 |
0 |
T30 |
2865 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
412473177 |
0 |
0 |
T1 |
79578 |
79510 |
0 |
0 |
T2 |
7625 |
5394 |
0 |
0 |
T3 |
10028 |
9928 |
0 |
0 |
T4 |
47239 |
47167 |
0 |
0 |
T5 |
588821 |
588725 |
0 |
0 |
T6 |
941 |
886 |
0 |
0 |
T7 |
3145 |
3049 |
0 |
0 |
T8 |
775874 |
775821 |
0 |
0 |
T9 |
471864 |
471856 |
0 |
0 |
T10 |
1774 |
1708 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
412473177 |
0 |
0 |
T1 |
79578 |
79510 |
0 |
0 |
T2 |
7625 |
5394 |
0 |
0 |
T3 |
10028 |
9928 |
0 |
0 |
T4 |
47239 |
47167 |
0 |
0 |
T5 |
588821 |
588725 |
0 |
0 |
T6 |
941 |
886 |
0 |
0 |
T7 |
3145 |
3049 |
0 |
0 |
T8 |
775874 |
775821 |
0 |
0 |
T9 |
471864 |
471856 |
0 |
0 |
T10 |
1774 |
1708 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
412473177 |
0 |
0 |
T1 |
79578 |
79510 |
0 |
0 |
T2 |
7625 |
5394 |
0 |
0 |
T3 |
10028 |
9928 |
0 |
0 |
T4 |
47239 |
47167 |
0 |
0 |
T5 |
588821 |
588725 |
0 |
0 |
T6 |
941 |
886 |
0 |
0 |
T7 |
3145 |
3049 |
0 |
0 |
T8 |
775874 |
775821 |
0 |
0 |
T9 |
471864 |
471856 |
0 |
0 |
T10 |
1774 |
1708 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412556201 |
338827 |
0 |
0 |
T5 |
588821 |
380 |
0 |
0 |
T6 |
941 |
0 |
0 |
0 |
T7 |
3145 |
0 |
0 |
0 |
T8 |
775874 |
653 |
0 |
0 |
T9 |
471864 |
1654 |
0 |
0 |
T10 |
1774 |
0 |
0 |
0 |
T11 |
559382 |
322 |
0 |
0 |
T12 |
31801 |
0 |
0 |
0 |
T13 |
53858 |
0 |
0 |
0 |
T16 |
0 |
1047 |
0 |
0 |
T17 |
0 |
582 |
0 |
0 |
T19 |
0 |
63 |
0 |
0 |
T22 |
0 |
366 |
0 |
0 |
T28 |
0 |
549 |
0 |
0 |
T29 |
0 |
1260 |
0 |
0 |
T30 |
2865 |
0 |
0 |
0 |