Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_slicer
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_09_08/spi_device_1r1w-sim-vcs/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_slicer.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_spi_tpm.u_hw_reg_slice 100.00 100.00 100.00



Module Instance : tb.dut.u_spi_tpm.u_hw_reg_slice

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 99.29 91.20 91.67 96.77 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : prim_slicer
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2511100.00
CONT_ASSIGN2711100.00

24 25 1/1 assign unrolled_data = UnrollW'(data_i); Tests: T1 T2 T3  26 27 1/1 assign data_o = unrolled_data[sel_i*OutW+:OutW]; Tests: T1 T2 T3 

Assert Coverage for Module : prim_slicer
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ValidWidth_A 947 947 0 0


ValidWidth_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 947 947 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%