Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.69 100.00 77.78 90.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.69 100.00 77.78 90.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 100.00 88.89 100.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 100.00 88.89 100.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.53 100.00 88.89 100.00 81.25


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.53 100.00 88.89 100.00 81.25


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 + N=5,DW=75,EnDataPort=1,IdxW=3 )
Line Coverage for Module self-instances :
SCORELINE
90.97 100.00
tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

SCORELINE
92.53 100.00
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T1 T3 T4  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T1 T3 T4  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T1 T3 T4  128 end MISSING_ELSE

Line Coverage for Module : prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Line Coverage for Module self-instances :
SCORELINE
85.69 100.00
tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T4 T6 T26  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T4 T6 T27  101 1/1 end else if (valid_o && !ready_i) begin Tests: T4 T6 T26  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T4 T6 T27  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T4 T6 T27  128 end MISSING_ELSE

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Cond Coverage for Module self-instances :
SCORECOND
85.69 77.78
tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9777.78
Logical9777.78
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT4,T6,T27
10CoveredT4,T6,T27

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT4,T6,T26
10Unreachable
11CoveredT4,T6,T27

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 )
Cond Coverage for Module self-instances :
SCORECOND
90.97 88.89
tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT37,T45,T43

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT37,T45,T43
10CoveredT37,T45,T43

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T3,T5
10Unreachable
11CoveredT37,T45,T43

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=5,DW=75,EnDataPort=1,IdxW=3 )
Cond Coverage for Module self-instances :
SCORECOND
92.53 88.89
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T6,T27

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT4,T6,T27
10CoveredT1,T3,T4

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT1,T3,T4

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Module : prim_arbiter_ppc
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T4,T6,T27
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T1,T4,T6
0 0 1 Unreachable
0 0 0 Covered T1,T2,T3


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T1,T4,T6
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T1,T4,T6
0 Covered T1,T2,T3


Assert Coverage for Module : prim_arbiter_ppc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 13 81.25
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 13 81.25




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 773387886 625566520 0 0
CheckNGreaterZero_A 2841 2841 0 0
GntImpliesReady_A 773387886 3738812 0 0
GntImpliesValid_A 773387886 3738812 0 0
GrantKnown_A 773387886 625566520 0 0
IdxKnown_A 773387886 625566520 0 0
IndexIsCorrect_A 773387886 3738812 0 0
LockArbDecision_A 773387886 0 0 0
NoReadyValidNoGrant_A 773387886 0 0 0
ReadyAndValidImplyGrant_A 773387886 3738812 0 0
ReqAndReadyImplyGrant_A 773387886 3738812 0 0
ReqImpliesValid_A 773387886 3738812 0 0
ReqStaysHighUntilGranted0_M 773387886 0 0 0
RoundRobin_A 773387886 4 0 947
ValidKnown_A 773387886 625566520 0 0
gen_data_port_assertion.DataFlow_A 773387886 3738812 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 625566520 0 0
T1 46165 45391 0 0
T2 1597 1499 0 0
T3 23447 23384 0 0
T4 46091 35123 0 0
T5 32463 20652 0 0
T6 417300 249610 0 0
T7 91253 52858 0 0
T8 43917 32658 0 0
T9 44134 35796 0 0
T10 100335 84020 0 0
T11 17952 8976 0 0
T12 51460 50872 0 0
T13 0 15155 0 0
T23 0 2352 0 0
T26 1042 864 0 0
T27 0 704 0 0
T28 0 44192 0 0
T29 0 105128 0 0
T30 0 360 0 0
T31 0 4016 0 0
T32 0 5240 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2841 2841 0 0
T1 3 3 0 0
T2 3 3 0 0
T3 3 3 0 0
T4 3 3 0 0
T5 3 3 0 0
T6 3 3 0 0
T7 3 3 0 0
T8 3 3 0 0
T9 3 3 0 0
T10 3 3 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 3738812 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 35387 699 0 0
T5 20902 832 0 0
T6 252929 3485 0 0
T7 52915 832 0 0
T8 32725 832 0 0
T9 35846 832 0 0
T10 84079 832 0 0
T11 8976 832 0 0
T12 51460 0 0 0
T22 128 0 0 0
T23 2352 136 0 0
T24 84692 0 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T35 30640 0 0 0
T37 864 34 0 0
T41 0 868 0 0
T42 0 51 0 0
T43 0 260 0 0
T44 2980 201 0 0
T45 0 1353 0 0
T87 50456 0 0 0
T88 0 158 0 0
T89 84374 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 3738812 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 35387 699 0 0
T5 20902 832 0 0
T6 252929 3485 0 0
T7 52915 832 0 0
T8 32725 832 0 0
T9 35846 832 0 0
T10 84079 832 0 0
T11 8976 832 0 0
T12 51460 0 0 0
T22 128 0 0 0
T23 2352 136 0 0
T24 84692 0 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T35 30640 0 0 0
T37 864 34 0 0
T41 0 868 0 0
T42 0 51 0 0
T43 0 260 0 0
T44 2980 201 0 0
T45 0 1353 0 0
T87 50456 0 0 0
T88 0 158 0 0
T89 84374 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 625566520 0 0
T1 46165 45391 0 0
T2 1597 1499 0 0
T3 23447 23384 0 0
T4 46091 35123 0 0
T5 32463 20652 0 0
T6 417300 249610 0 0
T7 91253 52858 0 0
T8 43917 32658 0 0
T9 44134 35796 0 0
T10 100335 84020 0 0
T11 17952 8976 0 0
T12 51460 50872 0 0
T13 0 15155 0 0
T23 0 2352 0 0
T26 1042 864 0 0
T27 0 704 0 0
T28 0 44192 0 0
T29 0 105128 0 0
T30 0 360 0 0
T31 0 4016 0 0
T32 0 5240 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 625566520 0 0
T1 46165 45391 0 0
T2 1597 1499 0 0
T3 23447 23384 0 0
T4 46091 35123 0 0
T5 32463 20652 0 0
T6 417300 249610 0 0
T7 91253 52858 0 0
T8 43917 32658 0 0
T9 44134 35796 0 0
T10 100335 84020 0 0
T11 17952 8976 0 0
T12 51460 50872 0 0
T13 0 15155 0 0
T23 0 2352 0 0
T26 1042 864 0 0
T27 0 704 0 0
T28 0 44192 0 0
T29 0 105128 0 0
T30 0 360 0 0
T31 0 4016 0 0
T32 0 5240 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 3738812 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 35387 699 0 0
T5 20902 832 0 0
T6 252929 3485 0 0
T7 52915 832 0 0
T8 32725 832 0 0
T9 35846 832 0 0
T10 84079 832 0 0
T11 8976 832 0 0
T12 51460 0 0 0
T22 128 0 0 0
T23 2352 136 0 0
T24 84692 0 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T35 30640 0 0 0
T37 864 34 0 0
T41 0 868 0 0
T42 0 51 0 0
T43 0 260 0 0
T44 2980 201 0 0
T45 0 1353 0 0
T87 50456 0 0 0
T88 0 158 0 0
T89 84374 0 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 3738812 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 35387 699 0 0
T5 20902 832 0 0
T6 252929 3485 0 0
T7 52915 832 0 0
T8 32725 832 0 0
T9 35846 832 0 0
T10 84079 832 0 0
T11 8976 832 0 0
T12 51460 0 0 0
T22 128 0 0 0
T23 2352 136 0 0
T24 84692 0 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T35 30640 0 0 0
T37 864 34 0 0
T41 0 868 0 0
T42 0 51 0 0
T43 0 260 0 0
T44 2980 201 0 0
T45 0 1353 0 0
T87 50456 0 0 0
T88 0 158 0 0
T89 84374 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 3738812 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 35387 699 0 0
T5 20902 832 0 0
T6 252929 3485 0 0
T7 52915 832 0 0
T8 32725 832 0 0
T9 35846 832 0 0
T10 84079 832 0 0
T11 8976 832 0 0
T12 51460 0 0 0
T22 128 0 0 0
T23 2352 136 0 0
T24 84692 0 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T35 30640 0 0 0
T37 864 34 0 0
T41 0 868 0 0
T42 0 51 0 0
T43 0 260 0 0
T44 2980 201 0 0
T45 0 1353 0 0
T87 50456 0 0 0
T88 0 158 0 0
T89 84374 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 3738812 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 35387 699 0 0
T5 20902 832 0 0
T6 252929 3485 0 0
T7 52915 832 0 0
T8 32725 832 0 0
T9 35846 832 0 0
T10 84079 832 0 0
T11 8976 832 0 0
T12 51460 0 0 0
T22 128 0 0 0
T23 2352 136 0 0
T24 84692 0 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T35 30640 0 0 0
T37 864 34 0 0
T41 0 868 0 0
T42 0 51 0 0
T43 0 260 0 0
T44 2980 201 0 0
T45 0 1353 0 0
T87 50456 0 0 0
T88 0 158 0 0
T89 84374 0 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 4 0 947
T90 424412 1 0 1
T91 0 1 0 0
T92 0 1 0 0
T93 0 1 0 0
T94 68311 0 0 1
T95 516118 0 0 1
T96 1240 0 0 1
T97 1552 0 0 1
T98 80808 0 0 1
T99 112152 0 0 1
T100 7179 0 0 1
T101 694578 0 0 1
T102 27055 0 0 1

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 625566520 0 0
T1 46165 45391 0 0
T2 1597 1499 0 0
T3 23447 23384 0 0
T4 46091 35123 0 0
T5 32463 20652 0 0
T6 417300 249610 0 0
T7 91253 52858 0 0
T8 43917 32658 0 0
T9 44134 35796 0 0
T10 100335 84020 0 0
T11 17952 8976 0 0
T12 51460 50872 0 0
T13 0 15155 0 0
T23 0 2352 0 0
T26 1042 864 0 0
T27 0 704 0 0
T28 0 44192 0 0
T29 0 105128 0 0
T30 0 360 0 0
T31 0 4016 0 0
T32 0 5240 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 773387886 3738812 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 35387 699 0 0
T5 20902 832 0 0
T6 252929 3485 0 0
T7 52915 832 0 0
T8 32725 832 0 0
T9 35846 832 0 0
T10 84079 832 0 0
T11 8976 832 0 0
T12 51460 0 0 0
T22 128 0 0 0
T23 2352 136 0 0
T24 84692 0 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T35 30640 0 0 0
T37 864 34 0 0
T41 0 868 0 0
T42 0 51 0 0
T43 0 260 0 0
T44 2980 201 0 0
T45 0 1353 0 0
T87 50456 0 0 0
T88 0 158 0 0
T89 84374 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T4 T6 T26  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T4 T6 T27  101 1/1 end else if (valid_o && !ready_i) begin Tests: T4 T6 T26  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T4 T6 T27  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T4 T6 T27  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions9777.78
Logical9777.78
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT4,T6,T27
10CoveredT4,T6,T27

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT4,T6,T26
10Unreachable
11CoveredT4,T6,T27

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 9 90.00
TERNARY 76 2 1 50.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T4,T6,T27
0 0 1 Unreachable
0 0 0 Covered T4,T6,T26


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T6,T27
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T6,T27
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 12 75.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 12 75.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 146443726 25903286 0 0
CheckNGreaterZero_A 947 947 0 0
GntImpliesReady_A 146443726 601976 0 0
GntImpliesValid_A 146443726 601976 0 0
GrantKnown_A 146443726 25903286 0 0
IdxKnown_A 146443726 25903286 0 0
IndexIsCorrect_A 146443726 601976 0 0
LockArbDecision_A 146443726 0 0 0
NoReadyValidNoGrant_A 146443726 0 0 0
ReadyAndValidImplyGrant_A 146443726 601976 0 0
ReqAndReadyImplyGrant_A 146443726 601976 0 0
ReqImpliesValid_A 146443726 601976 0 0
ReqStaysHighUntilGranted0_M 146443726 0 0 0
RoundRobin_A 146443726 0 0 0
ValidKnown_A 146443726 25903286 0 0
gen_data_port_assertion.DataFlow_A 146443726 601976 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 25903286 0 0
T4 10704 10528 0 0
T5 11561 0 0 0
T6 164371 161120 0 0
T7 38338 0 0 0
T8 11192 0 0 0
T9 8288 0 0 0
T10 16256 0 0 0
T11 8976 0 0 0
T12 51460 0 0 0
T23 0 2352 0 0
T26 1042 864 0 0
T27 0 704 0 0
T28 0 44192 0 0
T29 0 105128 0 0
T30 0 360 0 0
T31 0 4016 0 0
T32 0 5240 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 947 947 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 601976 0 0
T4 10704 512 0 0
T5 11561 0 0 0
T6 164371 2257 0 0
T7 38338 0 0 0
T8 11192 0 0 0
T9 8288 0 0 0
T10 16256 0 0 0
T11 8976 0 0 0
T12 51460 0 0 0
T23 0 136 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T41 0 868 0 0
T42 0 51 0 0
T44 0 201 0 0
T88 0 158 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 601976 0 0
T4 10704 512 0 0
T5 11561 0 0 0
T6 164371 2257 0 0
T7 38338 0 0 0
T8 11192 0 0 0
T9 8288 0 0 0
T10 16256 0 0 0
T11 8976 0 0 0
T12 51460 0 0 0
T23 0 136 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T41 0 868 0 0
T42 0 51 0 0
T44 0 201 0 0
T88 0 158 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 25903286 0 0
T4 10704 10528 0 0
T5 11561 0 0 0
T6 164371 161120 0 0
T7 38338 0 0 0
T8 11192 0 0 0
T9 8288 0 0 0
T10 16256 0 0 0
T11 8976 0 0 0
T12 51460 0 0 0
T23 0 2352 0 0
T26 1042 864 0 0
T27 0 704 0 0
T28 0 44192 0 0
T29 0 105128 0 0
T30 0 360 0 0
T31 0 4016 0 0
T32 0 5240 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 25903286 0 0
T4 10704 10528 0 0
T5 11561 0 0 0
T6 164371 161120 0 0
T7 38338 0 0 0
T8 11192 0 0 0
T9 8288 0 0 0
T10 16256 0 0 0
T11 8976 0 0 0
T12 51460 0 0 0
T23 0 2352 0 0
T26 1042 864 0 0
T27 0 704 0 0
T28 0 44192 0 0
T29 0 105128 0 0
T30 0 360 0 0
T31 0 4016 0 0
T32 0 5240 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 601976 0 0
T4 10704 512 0 0
T5 11561 0 0 0
T6 164371 2257 0 0
T7 38338 0 0 0
T8 11192 0 0 0
T9 8288 0 0 0
T10 16256 0 0 0
T11 8976 0 0 0
T12 51460 0 0 0
T23 0 136 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T41 0 868 0 0
T42 0 51 0 0
T44 0 201 0 0
T88 0 158 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 601976 0 0
T4 10704 512 0 0
T5 11561 0 0 0
T6 164371 2257 0 0
T7 38338 0 0 0
T8 11192 0 0 0
T9 8288 0 0 0
T10 16256 0 0 0
T11 8976 0 0 0
T12 51460 0 0 0
T23 0 136 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T41 0 868 0 0
T42 0 51 0 0
T44 0 201 0 0
T88 0 158 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 601976 0 0
T4 10704 512 0 0
T5 11561 0 0 0
T6 164371 2257 0 0
T7 38338 0 0 0
T8 11192 0 0 0
T9 8288 0 0 0
T10 16256 0 0 0
T11 8976 0 0 0
T12 51460 0 0 0
T23 0 136 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T41 0 868 0 0
T42 0 51 0 0
T44 0 201 0 0
T88 0 158 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 601976 0 0
T4 10704 512 0 0
T5 11561 0 0 0
T6 164371 2257 0 0
T7 38338 0 0 0
T8 11192 0 0 0
T9 8288 0 0 0
T10 16256 0 0 0
T11 8976 0 0 0
T12 51460 0 0 0
T23 0 136 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T41 0 868 0 0
T42 0 51 0 0
T44 0 201 0 0
T88 0 158 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 25903286 0 0
T4 10704 10528 0 0
T5 11561 0 0 0
T6 164371 161120 0 0
T7 38338 0 0 0
T8 11192 0 0 0
T9 8288 0 0 0
T10 16256 0 0 0
T11 8976 0 0 0
T12 51460 0 0 0
T23 0 2352 0 0
T26 1042 864 0 0
T27 0 704 0 0
T28 0 44192 0 0
T29 0 105128 0 0
T30 0 360 0 0
T31 0 4016 0 0
T32 0 5240 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 601976 0 0
T4 10704 512 0 0
T5 11561 0 0 0
T6 164371 2257 0 0
T7 38338 0 0 0
T8 11192 0 0 0
T9 8288 0 0 0
T10 16256 0 0 0
T11 8976 0 0 0
T12 51460 0 0 0
T23 0 136 0 0
T26 1042 0 0 0
T27 0 18 0 0
T28 0 830 0 0
T31 0 276 0 0
T41 0 868 0 0
T42 0 51 0 0
T44 0 201 0 0
T88 0 158 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T3 T5  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T37 T45 T43  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T3 T5  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T37 T45 T43  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T37 T45 T43  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT37,T45,T43

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT37,T45,T43
10CoveredT37,T45,T43

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T3,T5
10Unreachable
11CoveredT37,T45,T43

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T37,T45,T43
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T37,T45,T43
0 0 1 Unreachable
0 0 0 Covered T1,T3,T5


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T37,T45,T43
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T37,T45,T43
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 12 75.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 12 75.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 146443726 119249854 0 0
CheckNGreaterZero_A 947 947 0 0
GntImpliesReady_A 146443726 879486 0 0
GntImpliesValid_A 146443726 879486 0 0
GrantKnown_A 146443726 119249854 0 0
IdxKnown_A 146443726 119249854 0 0
IndexIsCorrect_A 146443726 879486 0 0
LockArbDecision_A 146443726 0 0 0
NoReadyValidNoGrant_A 146443726 0 0 0
ReadyAndValidImplyGrant_A 146443726 879486 0 0
ReqAndReadyImplyGrant_A 146443726 879486 0 0
ReqImpliesValid_A 146443726 879486 0 0
ReqStaysHighUntilGranted0_M 146443726 0 0 0
RoundRobin_A 146443726 0 0 0
ValidKnown_A 146443726 119249854 0 0
gen_data_port_assertion.DataFlow_A 146443726 879486 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 119249854 0 0
T1 28040 27344 0 0
T3 12138 12138 0 0
T4 10704 0 0 0
T5 11561 11408 0 0
T6 164371 0 0 0
T7 38338 38338 0 0
T8 11192 11192 0 0
T9 8288 8288 0 0
T10 16256 16256 0 0
T11 8976 8976 0 0
T12 0 50872 0 0
T13 0 15155 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 947 947 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 879486 0 0
T22 128 0 0 0
T23 2352 0 0 0
T24 84692 0 0 0
T35 30640 0 0 0
T37 864 34 0 0
T43 0 260 0 0
T44 2980 0 0 0
T45 0 1353 0 0
T48 0 1109 0 0
T51 31626 0 0 0
T53 0 681 0 0
T55 0 2898 0 0
T57 0 1030 0 0
T62 0 5602 0 0
T85 0 1942 0 0
T86 0 5459 0 0
T87 50456 0 0 0
T89 84374 0 0 0
T103 72 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 879486 0 0
T22 128 0 0 0
T23 2352 0 0 0
T24 84692 0 0 0
T35 30640 0 0 0
T37 864 34 0 0
T43 0 260 0 0
T44 2980 0 0 0
T45 0 1353 0 0
T48 0 1109 0 0
T51 31626 0 0 0
T53 0 681 0 0
T55 0 2898 0 0
T57 0 1030 0 0
T62 0 5602 0 0
T85 0 1942 0 0
T86 0 5459 0 0
T87 50456 0 0 0
T89 84374 0 0 0
T103 72 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 119249854 0 0
T1 28040 27344 0 0
T3 12138 12138 0 0
T4 10704 0 0 0
T5 11561 11408 0 0
T6 164371 0 0 0
T7 38338 38338 0 0
T8 11192 11192 0 0
T9 8288 8288 0 0
T10 16256 16256 0 0
T11 8976 8976 0 0
T12 0 50872 0 0
T13 0 15155 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 119249854 0 0
T1 28040 27344 0 0
T3 12138 12138 0 0
T4 10704 0 0 0
T5 11561 11408 0 0
T6 164371 0 0 0
T7 38338 38338 0 0
T8 11192 11192 0 0
T9 8288 8288 0 0
T10 16256 16256 0 0
T11 8976 8976 0 0
T12 0 50872 0 0
T13 0 15155 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 879486 0 0
T22 128 0 0 0
T23 2352 0 0 0
T24 84692 0 0 0
T35 30640 0 0 0
T37 864 34 0 0
T43 0 260 0 0
T44 2980 0 0 0
T45 0 1353 0 0
T48 0 1109 0 0
T51 31626 0 0 0
T53 0 681 0 0
T55 0 2898 0 0
T57 0 1030 0 0
T62 0 5602 0 0
T85 0 1942 0 0
T86 0 5459 0 0
T87 50456 0 0 0
T89 84374 0 0 0
T103 72 0 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 879486 0 0
T22 128 0 0 0
T23 2352 0 0 0
T24 84692 0 0 0
T35 30640 0 0 0
T37 864 34 0 0
T43 0 260 0 0
T44 2980 0 0 0
T45 0 1353 0 0
T48 0 1109 0 0
T51 31626 0 0 0
T53 0 681 0 0
T55 0 2898 0 0
T57 0 1030 0 0
T62 0 5602 0 0
T85 0 1942 0 0
T86 0 5459 0 0
T87 50456 0 0 0
T89 84374 0 0 0
T103 72 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 879486 0 0
T22 128 0 0 0
T23 2352 0 0 0
T24 84692 0 0 0
T35 30640 0 0 0
T37 864 34 0 0
T43 0 260 0 0
T44 2980 0 0 0
T45 0 1353 0 0
T48 0 1109 0 0
T51 31626 0 0 0
T53 0 681 0 0
T55 0 2898 0 0
T57 0 1030 0 0
T62 0 5602 0 0
T85 0 1942 0 0
T86 0 5459 0 0
T87 50456 0 0 0
T89 84374 0 0 0
T103 72 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 879486 0 0
T22 128 0 0 0
T23 2352 0 0 0
T24 84692 0 0 0
T35 30640 0 0 0
T37 864 34 0 0
T43 0 260 0 0
T44 2980 0 0 0
T45 0 1353 0 0
T48 0 1109 0 0
T51 31626 0 0 0
T53 0 681 0 0
T55 0 2898 0 0
T57 0 1030 0 0
T62 0 5602 0 0
T85 0 1942 0 0
T86 0 5459 0 0
T87 50456 0 0 0
T89 84374 0 0 0
T103 72 0 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 119249854 0 0
T1 28040 27344 0 0
T3 12138 12138 0 0
T4 10704 0 0 0
T5 11561 11408 0 0
T6 164371 0 0 0
T7 38338 38338 0 0
T8 11192 11192 0 0
T9 8288 8288 0 0
T10 16256 16256 0 0
T11 8976 8976 0 0
T12 0 50872 0 0
T13 0 15155 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146443726 879486 0 0
T22 128 0 0 0
T23 2352 0 0 0
T24 84692 0 0 0
T35 30640 0 0 0
T37 864 34 0 0
T43 0 260 0 0
T44 2980 0 0 0
T45 0 1353 0 0
T48 0 1109 0 0
T51 31626 0 0 0
T53 0 681 0 0
T55 0 2898 0 0
T57 0 1030 0 0
T62 0 5602 0 0
T85 0 1942 0 0
T86 0 5459 0 0
T87 50456 0 0 0
T89 84374 0 0 0
T103 72 0 0 0

Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T1 T3 T4  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T1 T3 T4  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T1 T3 T4  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T6,T27

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT4,T6,T27
10CoveredT1,T3,T4

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT1,T3,T4

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T4,T6,T27
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T1,T3,T4
0 0 1 Unreachable
0 0 0 Covered T1,T2,T3


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 13 81.25
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 13 81.25




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 480500434 480413380 0 0
CheckNGreaterZero_A 947 947 0 0
GntImpliesReady_A 480500434 2257350 0 0
GntImpliesValid_A 480500434 2257350 0 0
GrantKnown_A 480500434 480413380 0 0
IdxKnown_A 480500434 480413380 0 0
IndexIsCorrect_A 480500434 2257350 0 0
LockArbDecision_A 480500434 0 0 0
NoReadyValidNoGrant_A 480500434 0 0 0
ReadyAndValidImplyGrant_A 480500434 2257350 0 0
ReqAndReadyImplyGrant_A 480500434 2257350 0 0
ReqImpliesValid_A 480500434 2257350 0 0
ReqStaysHighUntilGranted0_M 480500434 0 0 0
RoundRobin_A 480500434 4 0 947
ValidKnown_A 480500434 480413380 0 0
gen_data_port_assertion.DataFlow_A 480500434 2257350 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 480413380 0 0
T1 18125 18047 0 0
T2 1597 1499 0 0
T3 11309 11246 0 0
T4 24683 24595 0 0
T5 9341 9244 0 0
T6 88558 88490 0 0
T7 14577 14520 0 0
T8 21533 21466 0 0
T9 27558 27508 0 0
T10 67823 67764 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 947 947 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 2257350 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 24683 187 0 0
T5 9341 832 0 0
T6 88558 1228 0 0
T7 14577 832 0 0
T8 21533 832 0 0
T9 27558 832 0 0
T10 67823 832 0 0
T11 0 832 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 2257350 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 24683 187 0 0
T5 9341 832 0 0
T6 88558 1228 0 0
T7 14577 832 0 0
T8 21533 832 0 0
T9 27558 832 0 0
T10 67823 832 0 0
T11 0 832 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 480413380 0 0
T1 18125 18047 0 0
T2 1597 1499 0 0
T3 11309 11246 0 0
T4 24683 24595 0 0
T5 9341 9244 0 0
T6 88558 88490 0 0
T7 14577 14520 0 0
T8 21533 21466 0 0
T9 27558 27508 0 0
T10 67823 67764 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 480413380 0 0
T1 18125 18047 0 0
T2 1597 1499 0 0
T3 11309 11246 0 0
T4 24683 24595 0 0
T5 9341 9244 0 0
T6 88558 88490 0 0
T7 14577 14520 0 0
T8 21533 21466 0 0
T9 27558 27508 0 0
T10 67823 67764 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 2257350 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 24683 187 0 0
T5 9341 832 0 0
T6 88558 1228 0 0
T7 14577 832 0 0
T8 21533 832 0 0
T9 27558 832 0 0
T10 67823 832 0 0
T11 0 832 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 2257350 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 24683 187 0 0
T5 9341 832 0 0
T6 88558 1228 0 0
T7 14577 832 0 0
T8 21533 832 0 0
T9 27558 832 0 0
T10 67823 832 0 0
T11 0 832 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 2257350 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 24683 187 0 0
T5 9341 832 0 0
T6 88558 1228 0 0
T7 14577 832 0 0
T8 21533 832 0 0
T9 27558 832 0 0
T10 67823 832 0 0
T11 0 832 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 2257350 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 24683 187 0 0
T5 9341 832 0 0
T6 88558 1228 0 0
T7 14577 832 0 0
T8 21533 832 0 0
T9 27558 832 0 0
T10 67823 832 0 0
T11 0 832 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 4 0 947
T90 424412 1 0 1
T91 0 1 0 0
T92 0 1 0 0
T93 0 1 0 0
T94 68311 0 0 1
T95 516118 0 0 1
T96 1240 0 0 1
T97 1552 0 0 1
T98 80808 0 0 1
T99 112152 0 0 1
T100 7179 0 0 1
T101 694578 0 0 1
T102 27055 0 0 1

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 480413380 0 0
T1 18125 18047 0 0
T2 1597 1499 0 0
T3 11309 11246 0 0
T4 24683 24595 0 0
T5 9341 9244 0 0
T6 88558 88490 0 0
T7 14577 14520 0 0
T8 21533 21466 0 0
T9 27558 27508 0 0
T10 67823 67764 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 480500434 2257350 0 0
T1 18125 832 0 0
T2 1597 0 0 0
T3 11309 832 0 0
T4 24683 187 0 0
T5 9341 832 0 0
T6 88558 1228 0 0
T7 14577 832 0 0
T8 21533 832 0 0
T9 27558 832 0 0
T10 67823 832 0 0
T11 0 832 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%