Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.69 100.00 77.78 90.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.69 100.00 77.78 90.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 100.00 88.89 100.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 100.00 88.89 100.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.53 100.00 88.89 100.00 81.25


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.53 100.00 88.89 100.00 81.25


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 + N=5,DW=75,EnDataPort=1,IdxW=3 )
Line Coverage for Module self-instances :
SCORELINE
90.97 100.00
tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

SCORELINE
92.53 100.00
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T1 T7 T10  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T1 T7 T10  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T1 T7 T10  128 end MISSING_ELSE

Line Coverage for Module : prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Line Coverage for Module self-instances :
SCORELINE
85.69 100.00
tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T5 T10  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T1 T10 T27  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T5 T10  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T1 T10 T27  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T1 T10 T27  128 end MISSING_ELSE

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Cond Coverage for Module self-instances :
SCORECOND
85.69 77.78
tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9777.78
Logical9777.78
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T10,T27
10CoveredT1,T10,T27

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T5,T10
10Unreachable
11CoveredT1,T10,T27

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 )
Cond Coverage for Module self-instances :
SCORECOND
90.97 88.89
tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT22,T25,T52

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT22,T25,T52
10CoveredT22,T25,T52

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT14,T15,T16
10Unreachable
11CoveredT22,T25,T52

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=5,DW=75,EnDataPort=1,IdxW=3 )
Cond Coverage for Module self-instances :
SCORECOND
92.53 88.89
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T10,T28

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T10,T27
10CoveredT1,T7,T10

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT1,T7,T10

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Module : prim_arbiter_ppc
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T10,T28
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T1,T7,T10
0 0 1 Unreachable
0 0 0 Covered T1,T2,T5


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T1,T7,T10
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T1,T7,T10
0 Covered T1,T2,T3


Assert Coverage for Module : prim_arbiter_ppc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 13 81.25
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 13 81.25




Assertion Details

Name   Attempts   Real Successes   Failures   Incomplete   
CheckHotOne_A 796462476 639266358 0 0
CheckNGreaterZero_A 2868 2868 0 0
GntImpliesReady_A 796462476 3962343 0 0
GntImpliesValid_A 796462476 3962343 0 0
GrantKnown_A 796462476 639266358 0 0
IdxKnown_A 796462476 639266358 0 0
IndexIsCorrect_A 796462476 3962343 0 0
LockArbDecision_A 796462476 0 0 0
NoReadyValidNoGrant_A 796462476 0 0 0
ReadyAndValidImplyGrant_A 796462476 3962343 0 0
ReqAndReadyImplyGrant_A 796462476 3962343 0 0
ReqImpliesValid_A 796462476 3962343 0 0
ReqStaysHighUntilGranted0_M 796462476 0 0 0
RoundRobin_A 796462476 5 0 956
ValidKnown_A 796462476 639266358 0 0
gen_data_port_assertion.DataFlow_A 796462476 3962343 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 639266358 0 0
T1 279717 277913 0 0
T2 872 789 0 0
T3 1244 1165 0 0
T4 1146 1069 0 0
T5 4521 4286 0 0
T6 935 876 0 0
T7 3029 2950 0 0
T8 1074 993 0 0
T9 922 850 0 0
T10 588309 584241 0 0
T11 432 432 0 0
T12 31436 29296 0 0
T14 1558 112 0 0
T15 1468 734 0 0
T16 28068 14028 0 0
T18 1024 512 0 0
T19 18570 0 0 0
T27 1600 1600 0 0
T28 1064 1064 0 0
T29 648 648 0 0
T30 0 3456 0 0
T32 72 72 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2868 2868 0 0
T1 3 3 0 0
T2 3 3 0 0
T3 3 3 0 0
T4 3 3 0 0
T5 3 3 0 0
T6 3 3 0 0
T7 3 3 0 0
T8 3 3 0 0
T9 3 3 0 0
T10 3 3 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 3962343 0 0
T1 279717 4173 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 4521 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 588309 7933 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 832 0 0
T15 734 832 0 0
T16 14034 832 0 0
T18 512 832 0 0
T19 9285 832 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 0 3628 0 0
T27 0 114 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T31 99071 0 0 0
T35 0 2455 0 0
T41 0 832 0 0
T49 0 179 0 0
T50 0 44 0 0
T51 0 222 0 0
T52 0 6 0 0
T78 0 3145 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 3962343 0 0
T1 279717 4173 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 4521 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 588309 7933 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 832 0 0
T15 734 832 0 0
T16 14034 832 0 0
T18 512 832 0 0
T19 9285 832 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 0 3628 0 0
T27 0 114 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T31 99071 0 0 0
T35 0 2455 0 0
T41 0 832 0 0
T49 0 179 0 0
T50 0 44 0 0
T51 0 222 0 0
T52 0 6 0 0
T78 0 3145 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 639266358 0 0
T1 279717 277913 0 0
T2 872 789 0 0
T3 1244 1165 0 0
T4 1146 1069 0 0
T5 4521 4286 0 0
T6 935 876 0 0
T7 3029 2950 0 0
T8 1074 993 0 0
T9 922 850 0 0
T10 588309 584241 0 0
T11 432 432 0 0
T12 31436 29296 0 0
T14 1558 112 0 0
T15 1468 734 0 0
T16 28068 14028 0 0
T18 1024 512 0 0
T19 18570 0 0 0
T27 1600 1600 0 0
T28 1064 1064 0 0
T29 648 648 0 0
T30 0 3456 0 0
T32 72 72 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 639266358 0 0
T1 279717 277913 0 0
T2 872 789 0 0
T3 1244 1165 0 0
T4 1146 1069 0 0
T5 4521 4286 0 0
T6 935 876 0 0
T7 3029 2950 0 0
T8 1074 993 0 0
T9 922 850 0 0
T10 588309 584241 0 0
T11 432 432 0 0
T12 31436 29296 0 0
T14 1558 112 0 0
T15 1468 734 0 0
T16 28068 14028 0 0
T18 1024 512 0 0
T19 18570 0 0 0
T27 1600 1600 0 0
T28 1064 1064 0 0
T29 648 648 0 0
T30 0 3456 0 0
T32 72 72 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 3962343 0 0
T1 279717 4173 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 4521 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 588309 7933 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 832 0 0
T15 734 832 0 0
T16 14034 832 0 0
T18 512 832 0 0
T19 9285 832 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 0 3628 0 0
T27 0 114 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T31 99071 0 0 0
T35 0 2455 0 0
T41 0 832 0 0
T49 0 179 0 0
T50 0 44 0 0
T51 0 222 0 0
T52 0 6 0 0
T78 0 3145 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 3962343 0 0
T1 279717 4173 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 4521 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 588309 7933 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 832 0 0
T15 734 832 0 0
T16 14034 832 0 0
T18 512 832 0 0
T19 9285 832 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 0 3628 0 0
T27 0 114 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T31 99071 0 0 0
T35 0 2455 0 0
T41 0 832 0 0
T49 0 179 0 0
T50 0 44 0 0
T51 0 222 0 0
T52 0 6 0 0
T78 0 3145 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 3962343 0 0
T1 279717 4173 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 4521 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 588309 7933 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 832 0 0
T15 734 832 0 0
T16 14034 832 0 0
T18 512 832 0 0
T19 9285 832 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 0 3628 0 0
T27 0 114 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T31 99071 0 0 0
T35 0 2455 0 0
T41 0 832 0 0
T49 0 179 0 0
T50 0 44 0 0
T51 0 222 0 0
T52 0 6 0 0
T78 0 3145 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 3962343 0 0
T1 279717 4173 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 4521 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 588309 7933 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 832 0 0
T15 734 832 0 0
T16 14034 832 0 0
T18 512 832 0 0
T19 9285 832 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 0 3628 0 0
T27 0 114 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T31 99071 0 0 0
T35 0 2455 0 0
T41 0 832 0 0
T49 0 179 0 0
T50 0 44 0 0
T51 0 222 0 0
T52 0 6 0 0
T78 0 3145 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 5 0 956
T79 157326 1 0 1
T80 0 1 0 0
T81 0 1 0 0
T82 0 1 0 0
T83 0 1 0 0
T84 74187 0 0 1
T85 1479 0 0 1
T86 2295 0 0 1
T87 125488 0 0 1
T88 12218 0 0 1
T89 53479 0 0 1
T90 78475 0 0 1
T91 20548 0 0 1
T92 119219 0 0 1

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 639266358 0 0
T1 279717 277913 0 0
T2 872 789 0 0
T3 1244 1165 0 0
T4 1146 1069 0 0
T5 4521 4286 0 0
T6 935 876 0 0
T7 3029 2950 0 0
T8 1074 993 0 0
T9 922 850 0 0
T10 588309 584241 0 0
T11 432 432 0 0
T12 31436 29296 0 0
T14 1558 112 0 0
T15 1468 734 0 0
T16 28068 14028 0 0
T18 1024 512 0 0
T19 18570 0 0 0
T27 1600 1600 0 0
T28 1064 1064 0 0
T29 648 648 0 0
T30 0 3456 0 0
T32 72 72 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 796462476 3962343 0 0
T1 279717 4173 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 4521 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 588309 7933 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 832 0 0
T15 734 832 0 0
T16 14034 832 0 0
T18 512 832 0 0
T19 9285 832 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 0 3628 0 0
T27 0 114 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T31 99071 0 0 0
T35 0 2455 0 0
T41 0 832 0 0
T49 0 179 0 0
T50 0 44 0 0
T51 0 222 0 0
T52 0 6 0 0
T78 0 3145 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T5 T10  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T1 T10 T27  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T5 T10  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T1 T10 T27  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T1 T10 T27  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions9777.78
Logical9777.78
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T10,T27
10CoveredT1,T10,T27

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T5,T10
10Unreachable
11CoveredT1,T10,T27

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 9 90.00
TERNARY 76 2 1 50.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T1,T10,T27
0 0 1 Unreachable
0 0 0 Covered T1,T5,T10


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T1,T10,T27
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T1,T10,T27
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 12 75.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 12 75.00




Assertion Details

Name   Attempts   Real Successes   Failures   Incomplete   
CheckHotOne_A 155717645 28290599 0 0
CheckNGreaterZero_A 956 956 0 0
GntImpliesReady_A 155717645 642375 0 0
GntImpliesValid_A 155717645 642375 0 0
GrantKnown_A 155717645 28290599 0 0
IdxKnown_A 155717645 28290599 0 0
IndexIsCorrect_A 155717645 642375 0 0
LockArbDecision_A 155717645 0 0 0
NoReadyValidNoGrant_A 155717645 0 0 0
ReadyAndValidImplyGrant_A 155717645 642375 0 0
ReqAndReadyImplyGrant_A 155717645 642375 0 0
ReqImpliesValid_A 155717645 642375 0 0
ReqStaysHighUntilGranted0_M 155717645 0 0 0
RoundRobin_A 155717645 0 0 0
ValidKnown_A 155717645 28290599 0 0
gen_data_port_assertion.DataFlow_A 155717645 642375 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 28290599 0 0
T1 217158 215440 0 0
T5 1158 1008 0 0
T10 422203 418208 0 0
T11 432 432 0 0
T12 31436 29296 0 0
T14 779 0 0 0
T15 734 0 0 0
T16 14034 0 0 0
T18 512 0 0 0
T19 9285 0 0 0
T27 0 1600 0 0
T28 0 1064 0 0
T29 0 648 0 0
T30 0 3456 0 0
T32 0 72 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 956 956 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 642375 0 0
T1 217158 2904 0 0
T5 1158 0 0 0
T10 422203 5283 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 0 0 0
T15 734 0 0 0
T16 14034 0 0 0
T18 512 0 0 0
T19 9285 0 0 0
T27 0 71 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T35 0 2455 0 0
T49 0 179 0 0
T50 0 44 0 0
T78 0 3145 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 642375 0 0
T1 217158 2904 0 0
T5 1158 0 0 0
T10 422203 5283 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 0 0 0
T15 734 0 0 0
T16 14034 0 0 0
T18 512 0 0 0
T19 9285 0 0 0
T27 0 71 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T35 0 2455 0 0
T49 0 179 0 0
T50 0 44 0 0
T78 0 3145 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 28290599 0 0
T1 217158 215440 0 0
T5 1158 1008 0 0
T10 422203 418208 0 0
T11 432 432 0 0
T12 31436 29296 0 0
T14 779 0 0 0
T15 734 0 0 0
T16 14034 0 0 0
T18 512 0 0 0
T19 9285 0 0 0
T27 0 1600 0 0
T28 0 1064 0 0
T29 0 648 0 0
T30 0 3456 0 0
T32 0 72 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 28290599 0 0
T1 217158 215440 0 0
T5 1158 1008 0 0
T10 422203 418208 0 0
T11 432 432 0 0
T12 31436 29296 0 0
T14 779 0 0 0
T15 734 0 0 0
T16 14034 0 0 0
T18 512 0 0 0
T19 9285 0 0 0
T27 0 1600 0 0
T28 0 1064 0 0
T29 0 648 0 0
T30 0 3456 0 0
T32 0 72 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 642375 0 0
T1 217158 2904 0 0
T5 1158 0 0 0
T10 422203 5283 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 0 0 0
T15 734 0 0 0
T16 14034 0 0 0
T18 512 0 0 0
T19 9285 0 0 0
T27 0 71 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T35 0 2455 0 0
T49 0 179 0 0
T50 0 44 0 0
T78 0 3145 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 642375 0 0
T1 217158 2904 0 0
T5 1158 0 0 0
T10 422203 5283 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 0 0 0
T15 734 0 0 0
T16 14034 0 0 0
T18 512 0 0 0
T19 9285 0 0 0
T27 0 71 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T35 0 2455 0 0
T49 0 179 0 0
T50 0 44 0 0
T78 0 3145 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 642375 0 0
T1 217158 2904 0 0
T5 1158 0 0 0
T10 422203 5283 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 0 0 0
T15 734 0 0 0
T16 14034 0 0 0
T18 512 0 0 0
T19 9285 0 0 0
T27 0 71 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T35 0 2455 0 0
T49 0 179 0 0
T50 0 44 0 0
T78 0 3145 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 642375 0 0
T1 217158 2904 0 0
T5 1158 0 0 0
T10 422203 5283 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 0 0 0
T15 734 0 0 0
T16 14034 0 0 0
T18 512 0 0 0
T19 9285 0 0 0
T27 0 71 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T35 0 2455 0 0
T49 0 179 0 0
T50 0 44 0 0
T78 0 3145 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 28290599 0 0
T1 217158 215440 0 0
T5 1158 1008 0 0
T10 422203 418208 0 0
T11 432 432 0 0
T12 31436 29296 0 0
T14 779 0 0 0
T15 734 0 0 0
T16 14034 0 0 0
T18 512 0 0 0
T19 9285 0 0 0
T27 0 1600 0 0
T28 0 1064 0 0
T29 0 648 0 0
T30 0 3456 0 0
T32 0 72 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 642375 0 0
T1 217158 2904 0 0
T5 1158 0 0 0
T10 422203 5283 0 0
T11 432 0 0 0
T12 31436 0 0 0
T14 779 0 0 0
T15 734 0 0 0
T16 14034 0 0 0
T18 512 0 0 0
T19 9285 0 0 0
T27 0 71 0 0
T28 0 77 0 0
T29 0 19 0 0
T30 0 211 0 0
T35 0 2455 0 0
T49 0 179 0 0
T50 0 44 0 0
T78 0 3145 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T14 T15 T16  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T22 T25 T52  101 1/1 end else if (valid_o && !ready_i) begin Tests: T14 T15 T16  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T22 T25 T52  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T22 T25 T52  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT22,T25,T52

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT22,T25,T52
10CoveredT22,T25,T52

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT14,T15,T16
10Unreachable
11CoveredT22,T25,T52

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T22,T25,T52
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T22,T25,T52
0 0 1 Unreachable
0 0 0 Covered T14,T15,T16


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T22,T25,T52
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T22,T25,T52
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 12 75.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 12 75.00




Assertion Details

Name   Attempts   Real Successes   Failures   Incomplete   
CheckHotOne_A 155717645 126037864 0 0
CheckNGreaterZero_A 956 956 0 0
GntImpliesReady_A 155717645 996841 0 0
GntImpliesValid_A 155717645 996841 0 0
GrantKnown_A 155717645 126037864 0 0
IdxKnown_A 155717645 126037864 0 0
IndexIsCorrect_A 155717645 996841 0 0
LockArbDecision_A 155717645 0 0 0
NoReadyValidNoGrant_A 155717645 0 0 0
ReadyAndValidImplyGrant_A 155717645 996841 0 0
ReqAndReadyImplyGrant_A 155717645 996841 0 0
ReqImpliesValid_A 155717645 996841 0 0
ReqStaysHighUntilGranted0_M 155717645 0 0 0
RoundRobin_A 155717645 0 0 0
ValidKnown_A 155717645 126037864 0 0
gen_data_port_assertion.DataFlow_A 155717645 996841 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 126037864 0 0
T14 779 112 0 0
T15 734 734 0 0
T16 14034 14028 0 0
T18 512 512 0 0
T19 9285 8886 0 0
T21 8566 8566 0 0
T22 0 144 0 0
T23 0 8224 0 0
T24 0 37784 0 0
T25 0 70736 0 0
T27 1600 0 0 0
T28 1064 0 0 0
T29 648 0 0 0
T32 72 0 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 956 956 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 996841 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 71207 3628 0 0
T26 59757 0 0 0
T31 99071 0 0 0
T37 0 1419 0 0
T43 39644 0 0 0
T44 0 520 0 0
T51 0 222 0 0
T52 91460 6 0 0
T58 0 2 0 0
T59 0 516 0 0
T60 0 2826 0 0
T61 0 2115 0 0
T73 10912 0 0 0
T74 18592 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 996841 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 71207 3628 0 0
T26 59757 0 0 0
T31 99071 0 0 0
T37 0 1419 0 0
T43 39644 0 0 0
T44 0 520 0 0
T51 0 222 0 0
T52 91460 6 0 0
T58 0 2 0 0
T59 0 516 0 0
T60 0 2826 0 0
T61 0 2115 0 0
T73 10912 0 0 0
T74 18592 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 126037864 0 0
T14 779 112 0 0
T15 734 734 0 0
T16 14034 14028 0 0
T18 512 512 0 0
T19 9285 8886 0 0
T21 8566 8566 0 0
T22 0 144 0 0
T23 0 8224 0 0
T24 0 37784 0 0
T25 0 70736 0 0
T27 1600 0 0 0
T28 1064 0 0 0
T29 648 0 0 0
T32 72 0 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 126037864 0 0
T14 779 112 0 0
T15 734 734 0 0
T16 14034 14028 0 0
T18 512 512 0 0
T19 9285 8886 0 0
T21 8566 8566 0 0
T22 0 144 0 0
T23 0 8224 0 0
T24 0 37784 0 0
T25 0 70736 0 0
T27 1600 0 0 0
T28 1064 0 0 0
T29 648 0 0 0
T32 72 0 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 996841 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 71207 3628 0 0
T26 59757 0 0 0
T31 99071 0 0 0
T37 0 1419 0 0
T43 39644 0 0 0
T44 0 520 0 0
T51 0 222 0 0
T52 91460 6 0 0
T58 0 2 0 0
T59 0 516 0 0
T60 0 2826 0 0
T61 0 2115 0 0
T73 10912 0 0 0
T74 18592 0 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 996841 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 71207 3628 0 0
T26 59757 0 0 0
T31 99071 0 0 0
T37 0 1419 0 0
T43 39644 0 0 0
T44 0 520 0 0
T51 0 222 0 0
T52 91460 6 0 0
T58 0 2 0 0
T59 0 516 0 0
T60 0 2826 0 0
T61 0 2115 0 0
T73 10912 0 0 0
T74 18592 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 996841 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 71207 3628 0 0
T26 59757 0 0 0
T31 99071 0 0 0
T37 0 1419 0 0
T43 39644 0 0 0
T44 0 520 0 0
T51 0 222 0 0
T52 91460 6 0 0
T58 0 2 0 0
T59 0 516 0 0
T60 0 2826 0 0
T61 0 2115 0 0
T73 10912 0 0 0
T74 18592 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 996841 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 71207 3628 0 0
T26 59757 0 0 0
T31 99071 0 0 0
T37 0 1419 0 0
T43 39644 0 0 0
T44 0 520 0 0
T51 0 222 0 0
T52 91460 6 0 0
T58 0 2 0 0
T59 0 516 0 0
T60 0 2826 0 0
T61 0 2115 0 0
T73 10912 0 0 0
T74 18592 0 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 126037864 0 0
T14 779 112 0 0
T15 734 734 0 0
T16 14034 14028 0 0
T18 512 512 0 0
T19 9285 8886 0 0
T21 8566 8566 0 0
T22 0 144 0 0
T23 0 8224 0 0
T24 0 37784 0 0
T25 0 70736 0 0
T27 1600 0 0 0
T28 1064 0 0 0
T29 648 0 0 0
T32 72 0 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 155717645 996841 0 0
T22 144 4 0 0
T23 8224 0 0 0
T24 38091 0 0 0
T25 71207 3628 0 0
T26 59757 0 0 0
T31 99071 0 0 0
T37 0 1419 0 0
T43 39644 0 0 0
T44 0 520 0 0
T51 0 222 0 0
T52 91460 6 0 0
T58 0 2 0 0
T59 0 516 0 0
T60 0 2826 0 0
T61 0 2115 0 0
T73 10912 0 0 0
T74 18592 0 0 0

Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T1 T7 T10  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T1 T7 T10  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T1 T7 T10  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T10,T28

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T10,T27
10CoveredT1,T7,T10

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT1,T7,T10

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T10,T28
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T1,T7,T10
0 0 1 Unreachable
0 0 0 Covered T1,T2,T3


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T1,T7,T10
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T1,T7,T10
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 13 81.25
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 13 81.25




Assertion Details

Name   Attempts   Real Successes   Failures   Incomplete   
CheckHotOne_A 485027186 484937895 0 0
CheckNGreaterZero_A 956 956 0 0
GntImpliesReady_A 485027186 2323127 0 0
GntImpliesValid_A 485027186 2323127 0 0
GrantKnown_A 485027186 484937895 0 0
IdxKnown_A 485027186 484937895 0 0
IndexIsCorrect_A 485027186 2323127 0 0
LockArbDecision_A 485027186 0 0 0
NoReadyValidNoGrant_A 485027186 0 0 0
ReadyAndValidImplyGrant_A 485027186 2323127 0 0
ReqAndReadyImplyGrant_A 485027186 2323127 0 0
ReqImpliesValid_A 485027186 2323127 0 0
ReqStaysHighUntilGranted0_M 485027186 0 0 0
RoundRobin_A 485027186 5 0 956
ValidKnown_A 485027186 484937895 0 0
gen_data_port_assertion.DataFlow_A 485027186 2323127 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 484937895 0 0
T1 62559 62473 0 0
T2 872 789 0 0
T3 1244 1165 0 0
T4 1146 1069 0 0
T5 3363 3278 0 0
T6 935 876 0 0
T7 3029 2950 0 0
T8 1074 993 0 0
T9 922 850 0 0
T10 166106 166033 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 956 956 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 2323127 0 0
T1 62559 1269 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 3363 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 166106 2650 0 0
T14 0 832 0 0
T15 0 832 0 0
T16 0 832 0 0
T18 0 832 0 0
T19 0 832 0 0
T27 0 43 0 0
T41 0 832 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 2323127 0 0
T1 62559 1269 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 3363 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 166106 2650 0 0
T14 0 832 0 0
T15 0 832 0 0
T16 0 832 0 0
T18 0 832 0 0
T19 0 832 0 0
T27 0 43 0 0
T41 0 832 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 484937895 0 0
T1 62559 62473 0 0
T2 872 789 0 0
T3 1244 1165 0 0
T4 1146 1069 0 0
T5 3363 3278 0 0
T6 935 876 0 0
T7 3029 2950 0 0
T8 1074 993 0 0
T9 922 850 0 0
T10 166106 166033 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 484937895 0 0
T1 62559 62473 0 0
T2 872 789 0 0
T3 1244 1165 0 0
T4 1146 1069 0 0
T5 3363 3278 0 0
T6 935 876 0 0
T7 3029 2950 0 0
T8 1074 993 0 0
T9 922 850 0 0
T10 166106 166033 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 2323127 0 0
T1 62559 1269 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 3363 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 166106 2650 0 0
T14 0 832 0 0
T15 0 832 0 0
T16 0 832 0 0
T18 0 832 0 0
T19 0 832 0 0
T27 0 43 0 0
T41 0 832 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 2323127 0 0
T1 62559 1269 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 3363 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 166106 2650 0 0
T14 0 832 0 0
T15 0 832 0 0
T16 0 832 0 0
T18 0 832 0 0
T19 0 832 0 0
T27 0 43 0 0
T41 0 832 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 2323127 0 0
T1 62559 1269 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 3363 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 166106 2650 0 0
T14 0 832 0 0
T15 0 832 0 0
T16 0 832 0 0
T18 0 832 0 0
T19 0 832 0 0
T27 0 43 0 0
T41 0 832 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 2323127 0 0
T1 62559 1269 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 3363 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 166106 2650 0 0
T14 0 832 0 0
T15 0 832 0 0
T16 0 832 0 0
T18 0 832 0 0
T19 0 832 0 0
T27 0 43 0 0
T41 0 832 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 5 0 956
T79 157326 1 0 1
T80 0 1 0 0
T81 0 1 0 0
T82 0 1 0 0
T83 0 1 0 0
T84 74187 0 0 1
T85 1479 0 0 1
T86 2295 0 0 1
T87 125488 0 0 1
T88 12218 0 0 1
T89 53479 0 0 1
T90 78475 0 0 1
T91 20548 0 0 1
T92 119219 0 0 1

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 484937895 0 0
T1 62559 62473 0 0
T2 872 789 0 0
T3 1244 1165 0 0
T4 1146 1069 0 0
T5 3363 3278 0 0
T6 935 876 0 0
T7 3029 2950 0 0
T8 1074 993 0 0
T9 922 850 0 0
T10 166106 166033 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 485027186 2323127 0 0
T1 62559 1269 0 0
T2 872 0 0 0
T3 1244 0 0 0
T4 1146 0 0 0
T5 3363 0 0 0
T6 935 0 0 0
T7 3029 832 0 0
T8 1074 0 0 0
T9 922 0 0 0
T10 166106 2650 0 0
T14 0 832 0 0
T15 0 832 0 0
T16 0 832 0 0
T18 0 832 0 0
T19 0 832 0 0
T27 0 43 0 0
T41 0 832 0 0