Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
855 |
855 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1377544540 |
1377450930 |
0 |
0 |
T1 |
111517 |
111509 |
0 |
0 |
T2 |
34962 |
34843 |
0 |
0 |
T3 |
111517 |
111509 |
0 |
0 |
T7 |
34962 |
34843 |
0 |
0 |
T8 |
75205 |
75121 |
0 |
0 |
T9 |
754166 |
754082 |
0 |
0 |
T10 |
266045 |
265961 |
0 |
0 |
T11 |
177593 |
177584 |
0 |
0 |
T12 |
160895 |
160887 |
0 |
0 |
T13 |
103295 |
103286 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1377544540 |
1377442265 |
0 |
2565 |
T1 |
111517 |
111508 |
0 |
3 |
T2 |
34962 |
34825 |
0 |
3 |
T3 |
111517 |
111508 |
0 |
3 |
T7 |
34962 |
34825 |
0 |
3 |
T8 |
75205 |
75118 |
0 |
3 |
T9 |
754166 |
754079 |
0 |
3 |
T10 |
266045 |
265958 |
0 |
3 |
T11 |
177593 |
177584 |
0 |
3 |
T12 |
160895 |
160887 |
0 |
3 |
T13 |
103295 |
103286 |
0 |
3 |