Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
848 |
848 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
993815722 |
993720373 |
0 |
0 |
T1 |
171105 |
171100 |
0 |
0 |
T2 |
803439 |
803356 |
0 |
0 |
T3 |
157217 |
157102 |
0 |
0 |
T4 |
69788 |
69720 |
0 |
0 |
T8 |
1250 |
1200 |
0 |
0 |
T9 |
94555 |
94485 |
0 |
0 |
T10 |
76620 |
76560 |
0 |
0 |
T11 |
140812 |
140761 |
0 |
0 |
T12 |
100110 |
100058 |
0 |
0 |
T13 |
337799 |
337743 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
993815722 |
993710441 |
0 |
2544 |
T1 |
171105 |
171100 |
0 |
3 |
T2 |
803439 |
803353 |
0 |
3 |
T3 |
157217 |
157069 |
0 |
3 |
T4 |
69788 |
69717 |
0 |
3 |
T8 |
1250 |
1197 |
0 |
3 |
T9 |
94555 |
94482 |
0 |
3 |
T10 |
76620 |
76557 |
0 |
3 |
T11 |
140812 |
140758 |
0 |
3 |
T12 |
100110 |
100055 |
0 |
3 |
T13 |
337799 |
337740 |
0 |
3 |