Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
844 |
844 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
915480129 |
915380242 |
0 |
0 |
T1 |
87334 |
87262 |
0 |
0 |
T2 |
452081 |
452006 |
0 |
0 |
T3 |
104055 |
104048 |
0 |
0 |
T4 |
126018 |
126011 |
0 |
0 |
T8 |
71972 |
71917 |
0 |
0 |
T9 |
499383 |
499303 |
0 |
0 |
T10 |
75511 |
75461 |
0 |
0 |
T11 |
78368 |
78304 |
0 |
0 |
T12 |
84735 |
84550 |
0 |
0 |
T13 |
190921 |
190908 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
915480129 |
915369719 |
0 |
2532 |
T1 |
87334 |
87259 |
0 |
3 |
T2 |
452081 |
452003 |
0 |
3 |
T3 |
104055 |
104047 |
0 |
3 |
T4 |
126018 |
126011 |
0 |
3 |
T8 |
71972 |
71914 |
0 |
3 |
T9 |
499383 |
499300 |
0 |
3 |
T10 |
75511 |
75458 |
0 |
3 |
T11 |
78368 |
78301 |
0 |
3 |
T12 |
84735 |
84532 |
0 |
3 |
T13 |
190921 |
190907 |
0 |
3 |