Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
635 |
635 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
740162550 |
740098479 |
0 |
0 |
T1 |
75349 |
75207 |
0 |
0 |
T2 |
689298 |
689217 |
0 |
0 |
T3 |
619734 |
619670 |
0 |
0 |
T4 |
129098 |
129089 |
0 |
0 |
T8 |
1171 |
1118 |
0 |
0 |
T9 |
349994 |
349916 |
0 |
0 |
T10 |
588840 |
588785 |
0 |
0 |
T11 |
34869 |
34810 |
0 |
0 |
T12 |
203467 |
203462 |
0 |
0 |
T13 |
456156 |
456092 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
740162550 |
740091487 |
0 |
1905 |
T1 |
75349 |
75174 |
0 |
3 |
T2 |
689298 |
689214 |
0 |
3 |
T3 |
619734 |
619667 |
0 |
3 |
T4 |
129098 |
129089 |
0 |
3 |
T8 |
1171 |
1115 |
0 |
3 |
T9 |
349994 |
349913 |
0 |
3 |
T10 |
588840 |
588782 |
0 |
3 |
T11 |
34869 |
34807 |
0 |
3 |
T12 |
203467 |
203462 |
0 |
3 |
T13 |
456156 |
456089 |
0 |
3 |