Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
855 |
855 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
968293731 |
968194151 |
0 |
0 |
T1 |
71553 |
71463 |
0 |
0 |
T2 |
774315 |
774258 |
0 |
0 |
T3 |
254279 |
254140 |
0 |
0 |
T4 |
117797 |
117791 |
0 |
0 |
T5 |
127521 |
127457 |
0 |
0 |
T8 |
79484 |
79411 |
0 |
0 |
T9 |
55172 |
55105 |
0 |
0 |
T10 |
291887 |
291881 |
0 |
0 |
T11 |
83905 |
83849 |
0 |
0 |
T12 |
232669 |
232661 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
968293731 |
968184241 |
0 |
2565 |
T1 |
71553 |
71460 |
0 |
3 |
T2 |
774315 |
774255 |
0 |
3 |
T3 |
254279 |
254116 |
0 |
3 |
T4 |
117797 |
117790 |
0 |
3 |
T5 |
127521 |
127454 |
0 |
3 |
T8 |
79484 |
79408 |
0 |
3 |
T9 |
55172 |
55102 |
0 |
3 |
T10 |
291887 |
291881 |
0 |
3 |
T11 |
83905 |
83846 |
0 |
3 |
T12 |
232669 |
232660 |
0 |
3 |