Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
851 |
851 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
978507586 |
978397881 |
0 |
0 |
T1 |
77676 |
77589 |
0 |
0 |
T2 |
622614 |
622606 |
0 |
0 |
T3 |
75542 |
75488 |
0 |
0 |
T4 |
158771 |
158701 |
0 |
0 |
T5 |
578291 |
578210 |
0 |
0 |
T6 |
76686 |
76618 |
0 |
0 |
T10 |
33698 |
33648 |
0 |
0 |
T11 |
883 |
808 |
0 |
0 |
T12 |
34896 |
34844 |
0 |
0 |
T13 |
105334 |
105278 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
978507586 |
978387661 |
0 |
2553 |
T1 |
77676 |
77586 |
0 |
3 |
T2 |
622614 |
622606 |
0 |
3 |
T3 |
75542 |
75485 |
0 |
3 |
T4 |
158771 |
158698 |
0 |
3 |
T5 |
578291 |
578207 |
0 |
3 |
T6 |
76686 |
76615 |
0 |
3 |
T10 |
33698 |
33645 |
0 |
3 |
T11 |
883 |
805 |
0 |
3 |
T12 |
34896 |
34841 |
0 |
3 |
T13 |
105334 |
105275 |
0 |
3 |