Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
848 |
848 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
958418147 |
958310775 |
0 |
0 |
T1 |
33444 |
33394 |
0 |
0 |
T2 |
234535 |
234457 |
0 |
0 |
T3 |
433203 |
433134 |
0 |
0 |
T4 |
436717 |
436638 |
0 |
0 |
T5 |
78753 |
78663 |
0 |
0 |
T10 |
228331 |
228325 |
0 |
0 |
T11 |
72673 |
72614 |
0 |
0 |
T12 |
170618 |
170610 |
0 |
0 |
T13 |
602126 |
602074 |
0 |
0 |
T14 |
44063 |
44009 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
958418147 |
958300478 |
0 |
2544 |
T1 |
33444 |
33391 |
0 |
3 |
T2 |
234535 |
234454 |
0 |
3 |
T3 |
433203 |
433131 |
0 |
3 |
T4 |
436717 |
436635 |
0 |
3 |
T5 |
78753 |
78660 |
0 |
3 |
T10 |
228331 |
228325 |
0 |
3 |
T11 |
72673 |
72611 |
0 |
3 |
T12 |
170618 |
170610 |
0 |
3 |
T13 |
602126 |
602071 |
0 |
3 |
T14 |
44063 |
44006 |
0 |
3 |