Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
852 |
852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
939437801 |
939322726 |
0 |
0 |
T1 |
1209 |
1152 |
0 |
0 |
T2 |
103139 |
103131 |
0 |
0 |
T3 |
844924 |
844858 |
0 |
0 |
T4 |
235611 |
235515 |
0 |
0 |
T5 |
97648 |
97587 |
0 |
0 |
T6 |
73200 |
73113 |
0 |
0 |
T10 |
1192 |
1137 |
0 |
0 |
T11 |
108267 |
108262 |
0 |
0 |
T12 |
475529 |
475442 |
0 |
0 |
T13 |
108220 |
108215 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
939437801 |
939311903 |
0 |
2556 |
T1 |
1209 |
1149 |
0 |
3 |
T2 |
103139 |
103130 |
0 |
3 |
T3 |
844924 |
844855 |
0 |
3 |
T4 |
235611 |
235512 |
0 |
3 |
T5 |
97648 |
97584 |
0 |
3 |
T6 |
73200 |
73110 |
0 |
3 |
T10 |
1192 |
1134 |
0 |
3 |
T11 |
108267 |
108261 |
0 |
3 |
T12 |
475529 |
475439 |
0 |
3 |
T13 |
108220 |
108215 |
0 |
3 |