Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
817 |
817 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1048950003 |
1048845271 |
0 |
0 |
T1 |
638221 |
638161 |
0 |
0 |
T2 |
70823 |
70742 |
0 |
0 |
T3 |
154243 |
154224 |
0 |
0 |
T4 |
852872 |
852729 |
0 |
0 |
T5 |
47789 |
47683 |
0 |
0 |
T6 |
75712 |
75614 |
0 |
0 |
T9 |
33660 |
33576 |
0 |
0 |
T10 |
72563 |
72507 |
0 |
0 |
T11 |
33869 |
33815 |
0 |
0 |
T12 |
951584 |
951512 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1048950003 |
1048834703 |
0 |
2451 |
T1 |
638221 |
638158 |
0 |
3 |
T2 |
70823 |
70739 |
0 |
3 |
T3 |
154243 |
154223 |
0 |
3 |
T4 |
852872 |
852716 |
0 |
3 |
T5 |
47789 |
47650 |
0 |
3 |
T6 |
75712 |
75596 |
0 |
3 |
T9 |
33660 |
33573 |
0 |
3 |
T10 |
72563 |
72504 |
0 |
3 |
T11 |
33869 |
33812 |
0 |
3 |
T12 |
951584 |
951509 |
0 |
3 |