Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
783 |
783 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
677586726 |
677494813 |
0 |
0 |
T1 |
128031 |
127993 |
0 |
0 |
T2 |
308195 |
308188 |
0 |
0 |
T3 |
20961 |
20859 |
0 |
0 |
T4 |
791206 |
791140 |
0 |
0 |
T5 |
611172 |
611117 |
0 |
0 |
T6 |
72933 |
72844 |
0 |
0 |
T7 |
685563 |
685394 |
0 |
0 |
T9 |
79169 |
79119 |
0 |
0 |
T10 |
376784 |
376730 |
0 |
0 |
T11 |
194787 |
194782 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
677586726 |
677487204 |
0 |
2349 |
T1 |
128031 |
127984 |
0 |
3 |
T2 |
308195 |
308188 |
0 |
3 |
T3 |
20961 |
20841 |
0 |
3 |
T4 |
791206 |
791137 |
0 |
3 |
T5 |
611172 |
611114 |
0 |
3 |
T6 |
72933 |
72841 |
0 |
3 |
T7 |
685563 |
685304 |
0 |
3 |
T9 |
79169 |
79116 |
0 |
3 |
T10 |
376784 |
376727 |
0 |
3 |
T11 |
194787 |
194782 |
0 |
3 |