Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
787 |
787 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
717999755 |
717908621 |
0 |
0 |
T1 |
138476 |
138469 |
0 |
0 |
T2 |
437716 |
437460 |
0 |
0 |
T3 |
1047 |
984 |
0 |
0 |
T4 |
702188 |
702125 |
0 |
0 |
T5 |
694019 |
693963 |
0 |
0 |
T6 |
886363 |
886274 |
0 |
0 |
T10 |
1875 |
1806 |
0 |
0 |
T11 |
71980 |
71929 |
0 |
0 |
T12 |
72222 |
72160 |
0 |
0 |
T13 |
526066 |
526013 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
717999755 |
717900661 |
0 |
2361 |
T1 |
138476 |
138468 |
0 |
3 |
T2 |
437716 |
437421 |
0 |
3 |
T3 |
1047 |
981 |
0 |
3 |
T4 |
702188 |
702122 |
0 |
3 |
T5 |
694019 |
693960 |
0 |
3 |
T6 |
886363 |
886271 |
0 |
3 |
T10 |
1875 |
1803 |
0 |
3 |
T11 |
71980 |
71926 |
0 |
3 |
T12 |
72222 |
72157 |
0 |
3 |
T13 |
526066 |
526010 |
0 |
3 |