Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
892 |
892 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1245906429 |
1245800512 |
0 |
0 |
T1 |
403654 |
403599 |
0 |
0 |
T2 |
68485 |
68418 |
0 |
0 |
T3 |
97772 |
97679 |
0 |
0 |
T4 |
952653 |
952599 |
0 |
0 |
T8 |
74423 |
74333 |
0 |
0 |
T9 |
1701 |
1623 |
0 |
0 |
T10 |
263302 |
263244 |
0 |
0 |
T11 |
74040 |
73961 |
0 |
0 |
T12 |
1682 |
1631 |
0 |
0 |
T13 |
138245 |
138239 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1245906429 |
1245787553 |
0 |
2676 |
T1 |
403654 |
403596 |
0 |
3 |
T2 |
68485 |
68415 |
0 |
3 |
T3 |
97772 |
97676 |
0 |
3 |
T4 |
952653 |
952596 |
0 |
3 |
T8 |
74423 |
74330 |
0 |
3 |
T9 |
1701 |
1620 |
0 |
3 |
T10 |
263302 |
263241 |
0 |
3 |
T11 |
74040 |
73958 |
0 |
3 |
T12 |
1682 |
1628 |
0 |
3 |
T13 |
138245 |
138239 |
0 |
3 |