Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
901 |
901 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1228049443 |
1227950194 |
0 |
0 |
T1 |
76247 |
76163 |
0 |
0 |
T2 |
206797 |
206790 |
0 |
0 |
T3 |
964 |
900 |
0 |
0 |
T4 |
440556 |
440500 |
0 |
0 |
T5 |
106220 |
106216 |
0 |
0 |
T6 |
458379 |
458339 |
0 |
0 |
T7 |
559930 |
559808 |
0 |
0 |
T8 |
771 |
718 |
0 |
0 |
T9 |
948 |
893 |
0 |
0 |
T10 |
34752 |
34697 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1228049443 |
1227937399 |
0 |
2703 |
T1 |
76247 |
76160 |
0 |
3 |
T2 |
206797 |
206790 |
0 |
3 |
T3 |
964 |
897 |
0 |
3 |
T4 |
440556 |
440497 |
0 |
3 |
T5 |
106220 |
106215 |
0 |
3 |
T6 |
458379 |
458323 |
0 |
3 |
T7 |
559930 |
559761 |
0 |
3 |
T8 |
771 |
715 |
0 |
3 |
T9 |
948 |
890 |
0 |
3 |
T10 |
34752 |
34694 |
0 |
3 |