Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
902 |
902 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1162035663 |
1161931752 |
0 |
0 |
T1 |
334320 |
334269 |
0 |
0 |
T2 |
33663 |
33604 |
0 |
0 |
T3 |
1210 |
1156 |
0 |
0 |
T4 |
299803 |
299740 |
0 |
0 |
T5 |
107911 |
107840 |
0 |
0 |
T6 |
147081 |
147055 |
0 |
0 |
T8 |
709524 |
709469 |
0 |
0 |
T11 |
819857 |
819805 |
0 |
0 |
T12 |
221302 |
221296 |
0 |
0 |
T13 |
76510 |
76454 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1162035663 |
1161916496 |
0 |
2706 |
T1 |
334320 |
334266 |
0 |
3 |
T2 |
33663 |
33601 |
0 |
3 |
T3 |
1210 |
1153 |
0 |
3 |
T4 |
299803 |
299737 |
0 |
3 |
T5 |
107911 |
107837 |
0 |
3 |
T6 |
147081 |
147040 |
0 |
3 |
T8 |
709524 |
709466 |
0 |
3 |
T11 |
819857 |
819802 |
0 |
3 |
T12 |
221302 |
221295 |
0 |
3 |
T13 |
76510 |
76451 |
0 |
3 |