Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
341891411 |
9481 |
0 |
0 |
T1 |
64778 |
36 |
0 |
0 |
T2 |
73876 |
9 |
0 |
0 |
T3 |
152697 |
4 |
0 |
0 |
T4 |
45367 |
0 |
0 |
0 |
T5 |
189496 |
64 |
0 |
0 |
T7 |
2966 |
1 |
0 |
0 |
T8 |
13066 |
0 |
0 |
0 |
T9 |
1833 |
0 |
0 |
0 |
T10 |
415562 |
47 |
0 |
0 |
T11 |
513408 |
51 |
0 |
0 |
T14 |
0 |
12 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
341891411 |
9480 |
0 |
0 |
T1 |
64778 |
36 |
0 |
0 |
T2 |
73876 |
9 |
0 |
0 |
T3 |
152697 |
4 |
0 |
0 |
T4 |
45367 |
0 |
0 |
0 |
T5 |
189496 |
64 |
0 |
0 |
T7 |
2966 |
1 |
0 |
0 |
T8 |
13066 |
0 |
0 |
0 |
T9 |
1833 |
0 |
0 |
0 |
T10 |
415562 |
47 |
0 |
0 |
T11 |
513408 |
51 |
0 |
0 |
T14 |
0 |
12 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |