Summary for Variable cp_h2l_pwrb
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_h2l_pwrb
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
854 |
1 |
|
|
T1 |
6 |
|
T2 |
1 |
|
T4 |
4 |
auto[1] |
767 |
1 |
|
|
T15 |
2 |
|
T17 |
1 |
|
T56 |
2 |
Summary for Variable cp_h_ac_present
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_h_ac_present
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
993 |
1 |
|
|
T1 |
6 |
|
T2 |
1 |
|
T4 |
4 |
auto[1] |
628 |
1 |
|
|
T15 |
1 |
|
T56 |
2 |
|
T22 |
4 |
Summary for Variable cp_interrupt_gen
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_interrupt_gen
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
1575 |
1 |
|
|
T1 |
6 |
|
T2 |
1 |
|
T4 |
4 |
auto[1] |
46 |
1 |
|
|
T62 |
1 |
|
T66 |
1 |
|
T141 |
1 |
Summary for Variable cp_l2h_lid_open
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_l2h_lid_open
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
980 |
1 |
|
|
T1 |
6 |
|
T2 |
1 |
|
T4 |
4 |
auto[1] |
641 |
1 |
|
|
T56 |
2 |
|
T20 |
1 |
|
T22 |
6 |
Summary for Variable cp_wakeup_sts
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_wakeup_sts
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
1538 |
1 |
|
|
T1 |
6 |
|
T2 |
1 |
|
T4 |
4 |
auto[1] |
83 |
1 |
|
|
T15 |
1 |
|
T17 |
1 |
|
T20 |
1 |
Summary for Cross cross_wkup_sts
Samples crossed: cp_wakeup_sts cp_h2l_pwrb cp_l2h_lid_open cp_h_ac_present cp_interrupt_gen
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
23 |
14 |
9 |
39.13 |
14 |
Automatically Generated Cross Bins |
23 |
14 |
9 |
39.13 |
14 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for cross_wkup_sts
Element holes
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
[auto[0]] |
* |
* |
* |
-- |
-- |
8 |
|
[auto[1]] |
[auto[1]] |
[auto[0]] |
[auto[1]] |
* |
-- |
-- |
2 |
|
[auto[1]] |
[auto[1]] |
[auto[1]] |
* |
* |
-- |
-- |
4 |
|
Covered bins
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
369 |
1 |
|
|
T1 |
6 |
|
T2 |
1 |
|
T4 |
4 |
auto[0] |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
166 |
1 |
|
|
T22 |
2 |
|
T49 |
1 |
|
T63 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
161 |
1 |
|
|
T56 |
1 |
|
T22 |
2 |
|
T49 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
152 |
1 |
|
|
T62 |
1 |
|
T334 |
1 |
|
T51 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
auto[0] |
195 |
1 |
|
|
T61 |
1 |
|
T22 |
1 |
|
T49 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
159 |
1 |
|
|
T15 |
1 |
|
T56 |
1 |
|
T22 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
auto[0] |
176 |
1 |
|
|
T20 |
1 |
|
T22 |
3 |
|
T335 |
2 |
auto[0] |
auto[1] |
auto[1] |
auto[1] |
auto[0] |
146 |
1 |
|
|
T56 |
1 |
|
T22 |
1 |
|
T171 |
1 |
auto[1] |
auto[1] |
auto[0] |
auto[0] |
auto[1] |
32 |
1 |
|
|
T62 |
1 |
|
T66 |
1 |
|
T141 |
1 |
User Defined Cross Bins for cross_wkup_sts
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid0 |
0 |
Excluded |
invalid1 |
0 |
Excluded |