Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 42 | 91.30 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 28 | 87.50 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T36,T13,T14 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T36,T13,T14 |
1 | 0 | Covered | T36,T13,T14 |
1 | 1 | Covered | T36,T13,T14 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T40,T45,T42 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T36,T13,T14 |
VC_COV_UNR |
1 | Covered | T40,T45,T42 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T40,T45,T42 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T40,T45 |
1 | 0 | Covered | T36,T13,T14 |
1 | 1 | Covered | T40,T45,T42 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T40,T45,T42 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T40,T45,T42 |
0 | 1 | Covered | T40,T45,T44 |
1 | 0 | Covered | T47,T68 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T40,T45,T42 |
1 | - | Covered | T40,T45,T44 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T1 |
DetectSt |
168 |
Covered |
T1 |
IdleSt |
163 |
Covered |
T1 |
StableSt |
191 |
Covered |
T1 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T1 |
DebounceSt->IdleSt |
163 |
Covered |
T1 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T1 |
IdleSt->DebounceSt |
148 |
Covered |
T1 |
StableSt->IdleSt |
206 |
Covered |
T1 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
18 |
90.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
8 |
80.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T40,T45,T42 |
|
0 |
1 |
Covered |
T40,T45,T42 |
|
0 |
0 |
Excluded |
T36,T13,T14 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T40,T45,T42 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T40,T45,T42 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T36,T13,T14 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T40,T45,T42 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T131,T151 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T40,T45,T42 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T40,T45,T42 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T40,T45,T44 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T40,T45,T42 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
88 |
0 |
0 |
T40 |
691 |
4 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T49 |
16946 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T67 |
30384 |
0 |
0 |
0 |
T81 |
16055 |
0 |
0 |
0 |
T84 |
656 |
0 |
0 |
0 |
T102 |
6865 |
0 |
0 |
0 |
T152 |
0 |
2 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
1264 |
0 |
0 |
0 |
T161 |
401 |
0 |
0 |
0 |
T162 |
989 |
0 |
0 |
0 |
T163 |
483 |
0 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
76948 |
0 |
0 |
T40 |
691 |
44 |
0 |
0 |
T41 |
0 |
65 |
0 |
0 |
T42 |
0 |
55 |
0 |
0 |
T44 |
0 |
24 |
0 |
0 |
T45 |
0 |
46 |
0 |
0 |
T47 |
0 |
36 |
0 |
0 |
T49 |
16946 |
0 |
0 |
0 |
T59 |
0 |
73 |
0 |
0 |
T61 |
0 |
92 |
0 |
0 |
T67 |
30384 |
0 |
0 |
0 |
T81 |
16055 |
0 |
0 |
0 |
T84 |
656 |
0 |
0 |
0 |
T102 |
6865 |
0 |
0 |
0 |
T152 |
0 |
98 |
0 |
0 |
T159 |
0 |
100 |
0 |
0 |
T160 |
1264 |
0 |
0 |
0 |
T161 |
401 |
0 |
0 |
0 |
T162 |
989 |
0 |
0 |
0 |
T163 |
483 |
0 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7276995 |
0 |
0 |
T13 |
499 |
98 |
0 |
0 |
T14 |
195034 |
194633 |
0 |
0 |
T15 |
35944 |
35446 |
0 |
0 |
T16 |
261725 |
254622 |
0 |
0 |
T26 |
421 |
20 |
0 |
0 |
T27 |
5633 |
5232 |
0 |
0 |
T28 |
437 |
36 |
0 |
0 |
T29 |
715 |
314 |
0 |
0 |
T30 |
402 |
1 |
0 |
0 |
T36 |
742 |
341 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
97862 |
0 |
0 |
T40 |
691 |
121 |
0 |
0 |
T41 |
0 |
9 |
0 |
0 |
T42 |
0 |
103 |
0 |
0 |
T44 |
0 |
42 |
0 |
0 |
T45 |
0 |
42 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T49 |
16946 |
0 |
0 |
0 |
T59 |
0 |
116 |
0 |
0 |
T61 |
0 |
44 |
0 |
0 |
T67 |
30384 |
0 |
0 |
0 |
T81 |
16055 |
0 |
0 |
0 |
T84 |
656 |
0 |
0 |
0 |
T102 |
6865 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T159 |
0 |
283 |
0 |
0 |
T160 |
1264 |
0 |
0 |
0 |
T161 |
401 |
0 |
0 |
0 |
T162 |
989 |
0 |
0 |
0 |
T163 |
483 |
0 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
43 |
0 |
0 |
T40 |
691 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T49 |
16946 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T67 |
30384 |
0 |
0 |
0 |
T81 |
16055 |
0 |
0 |
0 |
T84 |
656 |
0 |
0 |
0 |
T102 |
6865 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
1264 |
0 |
0 |
0 |
T161 |
401 |
0 |
0 |
0 |
T162 |
989 |
0 |
0 |
0 |
T163 |
483 |
0 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
6945422 |
0 |
0 |
T13 |
499 |
98 |
0 |
0 |
T14 |
195034 |
194633 |
0 |
0 |
T15 |
35944 |
35446 |
0 |
0 |
T16 |
261725 |
254202 |
0 |
0 |
T26 |
421 |
20 |
0 |
0 |
T27 |
5633 |
5232 |
0 |
0 |
T28 |
437 |
36 |
0 |
0 |
T29 |
715 |
314 |
0 |
0 |
T30 |
402 |
1 |
0 |
0 |
T36 |
742 |
341 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
6947655 |
0 |
0 |
T13 |
499 |
99 |
0 |
0 |
T14 |
195034 |
194634 |
0 |
0 |
T15 |
35944 |
35461 |
0 |
0 |
T16 |
261725 |
254221 |
0 |
0 |
T26 |
421 |
21 |
0 |
0 |
T27 |
5633 |
5233 |
0 |
0 |
T28 |
437 |
37 |
0 |
0 |
T29 |
715 |
315 |
0 |
0 |
T30 |
402 |
2 |
0 |
0 |
T36 |
742 |
342 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
45 |
0 |
0 |
T40 |
691 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T49 |
16946 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T67 |
30384 |
0 |
0 |
0 |
T81 |
16055 |
0 |
0 |
0 |
T84 |
656 |
0 |
0 |
0 |
T102 |
6865 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
1264 |
0 |
0 |
0 |
T161 |
401 |
0 |
0 |
0 |
T162 |
989 |
0 |
0 |
0 |
T163 |
483 |
0 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
43 |
0 |
0 |
T40 |
691 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T49 |
16946 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T67 |
30384 |
0 |
0 |
0 |
T81 |
16055 |
0 |
0 |
0 |
T84 |
656 |
0 |
0 |
0 |
T102 |
6865 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
1264 |
0 |
0 |
0 |
T161 |
401 |
0 |
0 |
0 |
T162 |
989 |
0 |
0 |
0 |
T163 |
483 |
0 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
43 |
0 |
0 |
T40 |
691 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T49 |
16946 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T67 |
30384 |
0 |
0 |
0 |
T81 |
16055 |
0 |
0 |
0 |
T84 |
656 |
0 |
0 |
0 |
T102 |
6865 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
1264 |
0 |
0 |
0 |
T161 |
401 |
0 |
0 |
0 |
T162 |
989 |
0 |
0 |
0 |
T163 |
483 |
0 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
43 |
0 |
0 |
T40 |
691 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T49 |
16946 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T67 |
30384 |
0 |
0 |
0 |
T81 |
16055 |
0 |
0 |
0 |
T84 |
656 |
0 |
0 |
0 |
T102 |
6865 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
1264 |
0 |
0 |
0 |
T161 |
401 |
0 |
0 |
0 |
T162 |
989 |
0 |
0 |
0 |
T163 |
483 |
0 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
97793 |
0 |
0 |
T40 |
691 |
118 |
0 |
0 |
T41 |
0 |
8 |
0 |
0 |
T42 |
0 |
101 |
0 |
0 |
T44 |
0 |
41 |
0 |
0 |
T45 |
0 |
41 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T49 |
16946 |
0 |
0 |
0 |
T59 |
0 |
115 |
0 |
0 |
T61 |
0 |
43 |
0 |
0 |
T67 |
30384 |
0 |
0 |
0 |
T68 |
0 |
10 |
0 |
0 |
T81 |
16055 |
0 |
0 |
0 |
T84 |
656 |
0 |
0 |
0 |
T102 |
6865 |
0 |
0 |
0 |
T159 |
0 |
281 |
0 |
0 |
T160 |
1264 |
0 |
0 |
0 |
T161 |
401 |
0 |
0 |
0 |
T162 |
989 |
0 |
0 |
0 |
T163 |
483 |
0 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7279371 |
0 |
0 |
T13 |
499 |
99 |
0 |
0 |
T14 |
195034 |
194634 |
0 |
0 |
T15 |
35944 |
35461 |
0 |
0 |
T16 |
261725 |
254643 |
0 |
0 |
T26 |
421 |
21 |
0 |
0 |
T27 |
5633 |
5233 |
0 |
0 |
T28 |
437 |
37 |
0 |
0 |
T29 |
715 |
315 |
0 |
0 |
T30 |
402 |
2 |
0 |
0 |
T36 |
742 |
342 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
15 |
0 |
0 |
T40 |
691 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T49 |
16946 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T67 |
30384 |
0 |
0 |
0 |
T81 |
16055 |
0 |
0 |
0 |
T84 |
656 |
0 |
0 |
0 |
T102 |
6865 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T160 |
1264 |
0 |
0 |
0 |
T161 |
401 |
0 |
0 |
0 |
T162 |
989 |
0 |
0 |
0 |
T163 |
483 |
0 |
0 |
0 |
T164 |
0 |
1 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
T166 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T36,T13,T14 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T36,T13,T14 |
1 | 0 | Covered | T36,T13,T14 |
1 | 1 | Covered | T36,T13,T14 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T16,T44,T41 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T36,T13,T14 |
VC_COV_UNR |
1 | Covered | T16,T44,T41 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T16,T44,T41 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T18,T44 |
1 | 0 | Covered | T26,T15,T16 |
1 | 1 | Covered | T16,T44,T41 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T44,T41 |
0 | 1 | Covered | T167 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T44,T41 |
0 | 1 | Covered | T16,T44,T41 |
1 | 0 | Covered | T47,T68 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T16,T44,T41 |
1 | - | Covered | T16,T44,T41 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T1 |
DetectSt |
168 |
Covered |
T1 |
IdleSt |
163 |
Covered |
T1 |
StableSt |
191 |
Covered |
T1 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T1 |
DebounceSt->IdleSt |
163 |
Covered |
T1 |
DetectSt->IdleSt |
186 |
Covered |
T1 |
DetectSt->StableSt |
191 |
Covered |
T1 |
IdleSt->DebounceSt |
148 |
Covered |
T1 |
StableSt->IdleSt |
206 |
Covered |
T1 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T16,T44,T41 |
|
0 |
1 |
Covered |
T16,T44,T41 |
|
0 |
0 |
Excluded |
T36,T13,T14 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T16,T44,T41 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T16,T44,T41 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T36,T13,T14 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T16,T44,T41 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T165,T168 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T16,T44,T41 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T167 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T16,T44,T41 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T16,T44,T41 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T16,T44,T41 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
150 |
0 |
0 |
T16 |
261725 |
2 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T61 |
0 |
8 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T133 |
0 |
4 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
31210 |
0 |
0 |
T16 |
261725 |
11 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T41 |
0 |
130 |
0 |
0 |
T44 |
0 |
48 |
0 |
0 |
T47 |
0 |
36 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T59 |
0 |
146 |
0 |
0 |
T61 |
0 |
278 |
0 |
0 |
T74 |
0 |
48 |
0 |
0 |
T130 |
0 |
66 |
0 |
0 |
T133 |
0 |
64 |
0 |
0 |
T159 |
0 |
100 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7276933 |
0 |
0 |
T13 |
499 |
98 |
0 |
0 |
T14 |
195034 |
194633 |
0 |
0 |
T15 |
35944 |
35446 |
0 |
0 |
T16 |
261725 |
254620 |
0 |
0 |
T26 |
421 |
20 |
0 |
0 |
T27 |
5633 |
5232 |
0 |
0 |
T28 |
437 |
36 |
0 |
0 |
T29 |
715 |
314 |
0 |
0 |
T30 |
402 |
1 |
0 |
0 |
T36 |
742 |
341 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
1 |
0 |
0 |
T167 |
17828 |
1 |
0 |
0 |
T169 |
502 |
0 |
0 |
0 |
T170 |
488 |
0 |
0 |
0 |
T171 |
740 |
0 |
0 |
0 |
T172 |
15572 |
0 |
0 |
0 |
T173 |
2904 |
0 |
0 |
0 |
T174 |
427 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
12346 |
0 |
0 |
T16 |
261725 |
55 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T41 |
0 |
81 |
0 |
0 |
T44 |
0 |
54 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T59 |
0 |
195 |
0 |
0 |
T61 |
0 |
436 |
0 |
0 |
T74 |
0 |
95 |
0 |
0 |
T130 |
0 |
96 |
0 |
0 |
T133 |
0 |
102 |
0 |
0 |
T159 |
0 |
47 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
73 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7126876 |
0 |
0 |
T13 |
499 |
98 |
0 |
0 |
T14 |
195034 |
194633 |
0 |
0 |
T15 |
35944 |
35446 |
0 |
0 |
T16 |
261725 |
254287 |
0 |
0 |
T26 |
421 |
20 |
0 |
0 |
T27 |
5633 |
5232 |
0 |
0 |
T28 |
437 |
36 |
0 |
0 |
T29 |
715 |
314 |
0 |
0 |
T30 |
402 |
1 |
0 |
0 |
T36 |
742 |
341 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7129105 |
0 |
0 |
T13 |
499 |
99 |
0 |
0 |
T14 |
195034 |
194634 |
0 |
0 |
T15 |
35944 |
35461 |
0 |
0 |
T16 |
261725 |
254306 |
0 |
0 |
T26 |
421 |
21 |
0 |
0 |
T27 |
5633 |
5233 |
0 |
0 |
T28 |
437 |
37 |
0 |
0 |
T29 |
715 |
315 |
0 |
0 |
T30 |
402 |
2 |
0 |
0 |
T36 |
742 |
342 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
77 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
74 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
73 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
73 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
12242 |
0 |
0 |
T16 |
261725 |
54 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T41 |
0 |
78 |
0 |
0 |
T44 |
0 |
51 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T59 |
0 |
192 |
0 |
0 |
T61 |
0 |
430 |
0 |
0 |
T74 |
0 |
94 |
0 |
0 |
T129 |
0 |
140 |
0 |
0 |
T130 |
0 |
95 |
0 |
0 |
T133 |
0 |
100 |
0 |
0 |
T159 |
0 |
46 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
2996 |
0 |
0 |
T15 |
35944 |
0 |
0 |
0 |
T16 |
261725 |
34 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T26 |
421 |
2 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
4 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
4 |
0 |
0 |
T54 |
726 |
4 |
0 |
0 |
T62 |
0 |
5 |
0 |
0 |
T104 |
0 |
3 |
0 |
0 |
T105 |
0 |
12 |
0 |
0 |
T109 |
0 |
5 |
0 |
0 |
T110 |
0 |
5 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7279371 |
0 |
0 |
T13 |
499 |
99 |
0 |
0 |
T14 |
195034 |
194634 |
0 |
0 |
T15 |
35944 |
35461 |
0 |
0 |
T16 |
261725 |
254643 |
0 |
0 |
T26 |
421 |
21 |
0 |
0 |
T27 |
5633 |
5233 |
0 |
0 |
T28 |
437 |
37 |
0 |
0 |
T29 |
715 |
315 |
0 |
0 |
T30 |
402 |
2 |
0 |
0 |
T36 |
742 |
342 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
40 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T14,T26,T15 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T36,T13,T14 |
1 | 0 | Covered | T14,T26,T15 |
1 | 1 | Covered | T14,T26,T15 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T18,T45,T46 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T36,T13,T14 |
VC_COV_UNR |
1 | Covered | T18,T45,T46 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T18,T45,T46 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T18,T45 |
1 | 0 | Covered | T14,T26,T15 |
1 | 1 | Covered | T18,T45,T46 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T18,T45,T46 |
0 | 1 | Covered | T175 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T18,T45,T46 |
0 | 1 | Covered | T45,T44,T41 |
1 | 0 | Covered | T47,T68 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T18,T45,T46 |
1 | - | Covered | T45,T44,T41 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T1 |
DetectSt |
168 |
Covered |
T1 |
IdleSt |
163 |
Covered |
T1 |
StableSt |
191 |
Covered |
T1 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T1 |
DebounceSt->IdleSt |
163 |
Covered |
T1 |
DetectSt->IdleSt |
186 |
Covered |
T1 |
DetectSt->StableSt |
191 |
Covered |
T1 |
IdleSt->DebounceSt |
148 |
Covered |
T1 |
StableSt->IdleSt |
206 |
Covered |
T1 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T18,T45,T46 |
|
0 |
1 |
Covered |
T18,T45,T46 |
|
0 |
0 |
Excluded |
T36,T13,T14 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T18,T45,T46 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T18,T45,T46 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T14,T26,T15 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T18,T45,T46 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T45,T128,T131 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T18,T45,T46 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T175 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T18,T45,T46 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T45,T44,T41 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T18,T45,T46 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
149 |
0 |
0 |
T18 |
694 |
2 |
0 |
0 |
T19 |
12806 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
24990 |
5 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T62 |
503 |
0 |
0 |
0 |
T77 |
726 |
0 |
0 |
0 |
T78 |
35761 |
0 |
0 |
0 |
T99 |
583 |
0 |
0 |
0 |
T100 |
2172 |
0 |
0 |
0 |
T103 |
432 |
0 |
0 |
0 |
T104 |
762 |
0 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T133 |
0 |
4 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
37183 |
0 |
0 |
T18 |
694 |
82 |
0 |
0 |
T19 |
12806 |
0 |
0 |
0 |
T41 |
0 |
65 |
0 |
0 |
T44 |
0 |
24 |
0 |
0 |
T45 |
24990 |
138 |
0 |
0 |
T46 |
0 |
15 |
0 |
0 |
T47 |
0 |
36 |
0 |
0 |
T61 |
0 |
94 |
0 |
0 |
T62 |
503 |
0 |
0 |
0 |
T77 |
726 |
0 |
0 |
0 |
T78 |
35761 |
0 |
0 |
0 |
T99 |
583 |
0 |
0 |
0 |
T100 |
2172 |
0 |
0 |
0 |
T103 |
432 |
0 |
0 |
0 |
T104 |
762 |
0 |
0 |
0 |
T130 |
0 |
66 |
0 |
0 |
T133 |
0 |
64 |
0 |
0 |
T159 |
0 |
100 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7276934 |
0 |
0 |
T13 |
499 |
98 |
0 |
0 |
T14 |
195034 |
194633 |
0 |
0 |
T15 |
35944 |
35446 |
0 |
0 |
T16 |
261725 |
254622 |
0 |
0 |
T26 |
421 |
20 |
0 |
0 |
T27 |
5633 |
5232 |
0 |
0 |
T28 |
437 |
36 |
0 |
0 |
T29 |
715 |
314 |
0 |
0 |
T30 |
402 |
1 |
0 |
0 |
T36 |
742 |
341 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
1 |
0 |
0 |
T175 |
755 |
1 |
0 |
0 |
T176 |
493 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
53523 |
0 |
0 |
T18 |
694 |
203 |
0 |
0 |
T19 |
12806 |
0 |
0 |
0 |
T41 |
0 |
43 |
0 |
0 |
T44 |
0 |
43 |
0 |
0 |
T45 |
24990 |
63 |
0 |
0 |
T46 |
0 |
42 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T61 |
0 |
127 |
0 |
0 |
T62 |
503 |
0 |
0 |
0 |
T77 |
726 |
0 |
0 |
0 |
T78 |
35761 |
0 |
0 |
0 |
T99 |
583 |
0 |
0 |
0 |
T100 |
2172 |
0 |
0 |
0 |
T103 |
432 |
0 |
0 |
0 |
T104 |
762 |
0 |
0 |
0 |
T130 |
0 |
41 |
0 |
0 |
T133 |
0 |
241 |
0 |
0 |
T159 |
0 |
39 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
71 |
0 |
0 |
T18 |
694 |
1 |
0 |
0 |
T19 |
12806 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
24990 |
2 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
503 |
0 |
0 |
0 |
T77 |
726 |
0 |
0 |
0 |
T78 |
35761 |
0 |
0 |
0 |
T99 |
583 |
0 |
0 |
0 |
T100 |
2172 |
0 |
0 |
0 |
T103 |
432 |
0 |
0 |
0 |
T104 |
762 |
0 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7148897 |
0 |
0 |
T13 |
499 |
98 |
0 |
0 |
T14 |
195034 |
194633 |
0 |
0 |
T15 |
35944 |
35446 |
0 |
0 |
T16 |
261725 |
254486 |
0 |
0 |
T26 |
421 |
20 |
0 |
0 |
T27 |
5633 |
5232 |
0 |
0 |
T28 |
437 |
36 |
0 |
0 |
T29 |
715 |
314 |
0 |
0 |
T30 |
402 |
1 |
0 |
0 |
T36 |
742 |
341 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7151126 |
0 |
0 |
T13 |
499 |
99 |
0 |
0 |
T14 |
195034 |
194634 |
0 |
0 |
T15 |
35944 |
35461 |
0 |
0 |
T16 |
261725 |
254506 |
0 |
0 |
T26 |
421 |
21 |
0 |
0 |
T27 |
5633 |
5233 |
0 |
0 |
T28 |
437 |
37 |
0 |
0 |
T29 |
715 |
315 |
0 |
0 |
T30 |
402 |
2 |
0 |
0 |
T36 |
742 |
342 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
77 |
0 |
0 |
T18 |
694 |
1 |
0 |
0 |
T19 |
12806 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
24990 |
3 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
503 |
0 |
0 |
0 |
T77 |
726 |
0 |
0 |
0 |
T78 |
35761 |
0 |
0 |
0 |
T99 |
583 |
0 |
0 |
0 |
T100 |
2172 |
0 |
0 |
0 |
T103 |
432 |
0 |
0 |
0 |
T104 |
762 |
0 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
72 |
0 |
0 |
T18 |
694 |
1 |
0 |
0 |
T19 |
12806 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
24990 |
2 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
503 |
0 |
0 |
0 |
T77 |
726 |
0 |
0 |
0 |
T78 |
35761 |
0 |
0 |
0 |
T99 |
583 |
0 |
0 |
0 |
T100 |
2172 |
0 |
0 |
0 |
T103 |
432 |
0 |
0 |
0 |
T104 |
762 |
0 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
71 |
0 |
0 |
T18 |
694 |
1 |
0 |
0 |
T19 |
12806 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
24990 |
2 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
503 |
0 |
0 |
0 |
T77 |
726 |
0 |
0 |
0 |
T78 |
35761 |
0 |
0 |
0 |
T99 |
583 |
0 |
0 |
0 |
T100 |
2172 |
0 |
0 |
0 |
T103 |
432 |
0 |
0 |
0 |
T104 |
762 |
0 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
71 |
0 |
0 |
T18 |
694 |
1 |
0 |
0 |
T19 |
12806 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
24990 |
2 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
503 |
0 |
0 |
0 |
T77 |
726 |
0 |
0 |
0 |
T78 |
35761 |
0 |
0 |
0 |
T99 |
583 |
0 |
0 |
0 |
T100 |
2172 |
0 |
0 |
0 |
T103 |
432 |
0 |
0 |
0 |
T104 |
762 |
0 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
53421 |
0 |
0 |
T18 |
694 |
201 |
0 |
0 |
T19 |
12806 |
0 |
0 |
0 |
T41 |
0 |
42 |
0 |
0 |
T44 |
0 |
42 |
0 |
0 |
T45 |
24990 |
60 |
0 |
0 |
T46 |
0 |
40 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T61 |
0 |
124 |
0 |
0 |
T62 |
503 |
0 |
0 |
0 |
T77 |
726 |
0 |
0 |
0 |
T78 |
35761 |
0 |
0 |
0 |
T99 |
583 |
0 |
0 |
0 |
T100 |
2172 |
0 |
0 |
0 |
T103 |
432 |
0 |
0 |
0 |
T104 |
762 |
0 |
0 |
0 |
T130 |
0 |
39 |
0 |
0 |
T133 |
0 |
238 |
0 |
0 |
T159 |
0 |
38 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7279371 |
0 |
0 |
T13 |
499 |
99 |
0 |
0 |
T14 |
195034 |
194634 |
0 |
0 |
T15 |
35944 |
35461 |
0 |
0 |
T16 |
261725 |
254643 |
0 |
0 |
T26 |
421 |
21 |
0 |
0 |
T27 |
5633 |
5233 |
0 |
0 |
T28 |
437 |
37 |
0 |
0 |
T29 |
715 |
315 |
0 |
0 |
T30 |
402 |
2 |
0 |
0 |
T36 |
742 |
342 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
38 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
24990 |
1 |
0 |
0 |
T46 |
482 |
0 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T77 |
726 |
0 |
0 |
0 |
T99 |
583 |
0 |
0 |
0 |
T100 |
2172 |
0 |
0 |
0 |
T101 |
522 |
0 |
0 |
0 |
T118 |
550 |
0 |
0 |
0 |
T119 |
402 |
0 |
0 |
0 |
T120 |
425 |
0 |
0 |
0 |
T121 |
527 |
0 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T14,T26,T15 |
1 | Covered | T36,T13,T14 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T26,T15 |
1 | 0 | Covered | T36,T13,T14 |
1 | 1 | Covered | T36,T13,T14 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T16,T17,T40 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T36,T13,T14 |
VC_COV_UNR |
1 | Covered | T16,T17,T40 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T16,T17,T40 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T17,T18 |
1 | 0 | Covered | T14,T26,T15 |
1 | 1 | Covered | T16,T17,T40 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T17,T40 |
0 | 1 | Covered | T124 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T17,T40 |
0 | 1 | Covered | T17,T40,T133 |
1 | 0 | Covered | T47,T68 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T16,T17,T40 |
1 | - | Covered | T17,T40,T133 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T1 |
DetectSt |
168 |
Covered |
T1 |
IdleSt |
163 |
Covered |
T1 |
StableSt |
191 |
Covered |
T1 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T1 |
DebounceSt->IdleSt |
163 |
Covered |
T1 |
DetectSt->IdleSt |
186 |
Covered |
T1 |
DetectSt->StableSt |
191 |
Covered |
T1 |
IdleSt->DebounceSt |
148 |
Covered |
T1 |
StableSt->IdleSt |
206 |
Covered |
T1 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T16,T17,T40 |
|
0 |
1 |
Covered |
T16,T17,T40 |
|
0 |
0 |
Excluded |
T36,T13,T14 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T16,T17,T40 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T16,T17,T40 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T36,T13,T14 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T16,T17,T40 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T124,T177 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T16,T17,T40 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T124 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T16,T17,T40 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T17,T40,T47 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T16,T17,T40 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
78 |
0 |
0 |
T16 |
261725 |
2 |
0 |
0 |
T17 |
569 |
2 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T153 |
0 |
4 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
84964 |
0 |
0 |
T16 |
261725 |
30 |
0 |
0 |
T17 |
569 |
16 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
22 |
0 |
0 |
T47 |
0 |
36 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
92 |
0 |
0 |
T68 |
0 |
27 |
0 |
0 |
T133 |
0 |
32 |
0 |
0 |
T143 |
0 |
97 |
0 |
0 |
T153 |
0 |
150 |
0 |
0 |
T159 |
0 |
100 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7277005 |
0 |
0 |
T13 |
499 |
98 |
0 |
0 |
T14 |
195034 |
194633 |
0 |
0 |
T15 |
35944 |
35446 |
0 |
0 |
T16 |
261725 |
254620 |
0 |
0 |
T26 |
421 |
20 |
0 |
0 |
T27 |
5633 |
5232 |
0 |
0 |
T28 |
437 |
36 |
0 |
0 |
T29 |
715 |
314 |
0 |
0 |
T30 |
402 |
1 |
0 |
0 |
T36 |
742 |
341 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
1 |
0 |
0 |
T124 |
4972 |
1 |
0 |
0 |
T148 |
202697 |
0 |
0 |
0 |
T178 |
316002 |
0 |
0 |
0 |
T179 |
504 |
0 |
0 |
0 |
T180 |
140667 |
0 |
0 |
0 |
T181 |
4766 |
0 |
0 |
0 |
T182 |
12620 |
0 |
0 |
0 |
T183 |
491 |
0 |
0 |
0 |
T184 |
491 |
0 |
0 |
0 |
T185 |
504 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
21455 |
0 |
0 |
T16 |
261725 |
81 |
0 |
0 |
T17 |
569 |
40 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
106 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
407 |
0 |
0 |
T68 |
0 |
12 |
0 |
0 |
T133 |
0 |
41 |
0 |
0 |
T143 |
0 |
44 |
0 |
0 |
T153 |
0 |
96 |
0 |
0 |
T159 |
0 |
142 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
37 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
1 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
6855851 |
0 |
0 |
T13 |
499 |
98 |
0 |
0 |
T14 |
195034 |
194633 |
0 |
0 |
T15 |
35944 |
35446 |
0 |
0 |
T16 |
261725 |
254265 |
0 |
0 |
T26 |
421 |
20 |
0 |
0 |
T27 |
5633 |
5232 |
0 |
0 |
T28 |
437 |
36 |
0 |
0 |
T29 |
715 |
314 |
0 |
0 |
T30 |
402 |
1 |
0 |
0 |
T36 |
742 |
341 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
6858087 |
0 |
0 |
T13 |
499 |
99 |
0 |
0 |
T14 |
195034 |
194634 |
0 |
0 |
T15 |
35944 |
35461 |
0 |
0 |
T16 |
261725 |
254284 |
0 |
0 |
T26 |
421 |
21 |
0 |
0 |
T27 |
5633 |
5233 |
0 |
0 |
T28 |
437 |
37 |
0 |
0 |
T29 |
715 |
315 |
0 |
0 |
T30 |
402 |
2 |
0 |
0 |
T36 |
742 |
342 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
41 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
1 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
38 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
1 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
37 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
1 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
37 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
1 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
21403 |
0 |
0 |
T16 |
261725 |
79 |
0 |
0 |
T17 |
569 |
39 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
105 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
405 |
0 |
0 |
T68 |
0 |
11 |
0 |
0 |
T133 |
0 |
40 |
0 |
0 |
T143 |
0 |
42 |
0 |
0 |
T153 |
0 |
94 |
0 |
0 |
T159 |
0 |
140 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
6745 |
0 |
0 |
T14 |
195034 |
3 |
0 |
0 |
T15 |
35944 |
12 |
0 |
0 |
T16 |
261725 |
43 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
25 |
0 |
0 |
T20 |
0 |
24 |
0 |
0 |
T26 |
421 |
2 |
0 |
0 |
T27 |
5633 |
24 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
9 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T62 |
0 |
8 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7279371 |
0 |
0 |
T13 |
499 |
99 |
0 |
0 |
T14 |
195034 |
194634 |
0 |
0 |
T15 |
35944 |
35461 |
0 |
0 |
T16 |
261725 |
254643 |
0 |
0 |
T26 |
421 |
21 |
0 |
0 |
T27 |
5633 |
5233 |
0 |
0 |
T28 |
437 |
37 |
0 |
0 |
T29 |
715 |
315 |
0 |
0 |
T30 |
402 |
2 |
0 |
0 |
T36 |
742 |
342 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
20 |
0 |
0 |
T17 |
569 |
1 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T19 |
12806 |
0 |
0 |
0 |
T40 |
691 |
1 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T62 |
503 |
0 |
0 |
0 |
T67 |
30384 |
0 |
0 |
0 |
T78 |
35761 |
0 |
0 |
0 |
T103 |
432 |
0 |
0 |
0 |
T104 |
762 |
0 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T164 |
0 |
1 |
0 |
0 |
T186 |
0 |
1 |
0 |
0 |
T187 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T13,T26,T15 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T36,T13,T14 |
1 | 0 | Covered | T13,T26,T15 |
1 | 1 | Covered | T13,T26,T15 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T16,T18,T45 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T36,T13,T14 |
VC_COV_UNR |
1 | Covered | T16,T18,T45 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T16,T18,T45 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T18,T45 |
1 | 0 | Covered | T13,T26,T15 |
1 | 1 | Covered | T16,T18,T45 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T18,T45 |
0 | 1 | Covered | T92 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T18,T45 |
0 | 1 | Covered | T16,T18,T42 |
1 | 0 | Covered | T47,T68 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T16,T18,T45 |
1 | - | Covered | T16,T18,T42 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T1 |
DetectSt |
168 |
Covered |
T1 |
IdleSt |
163 |
Covered |
T1 |
StableSt |
191 |
Covered |
T1 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T1 |
DebounceSt->IdleSt |
163 |
Covered |
T1 |
DetectSt->IdleSt |
186 |
Covered |
T1 |
DetectSt->StableSt |
191 |
Covered |
T1 |
IdleSt->DebounceSt |
148 |
Covered |
T1 |
StableSt->IdleSt |
206 |
Covered |
T1 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T16,T18,T45 |
|
0 |
1 |
Covered |
T16,T18,T45 |
|
0 |
0 |
Excluded |
T36,T13,T14 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T16,T18,T45 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T16,T18,T45 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T13,T26,T15 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T16,T18,T45 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T188,T151 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T16,T18,T45 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T92 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T16,T18,T45 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T16,T18,T42 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T16,T18,T45 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
150 |
0 |
0 |
T16 |
261725 |
2 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
2 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
8 |
0 |
0 |
T129 |
0 |
2 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T159 |
0 |
4 |
0 |
0 |
T189 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
129373 |
0 |
0 |
T16 |
261725 |
11 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
82 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T42 |
0 |
110 |
0 |
0 |
T45 |
0 |
21 |
0 |
0 |
T47 |
0 |
36 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
323 |
0 |
0 |
T129 |
0 |
18 |
0 |
0 |
T130 |
0 |
66 |
0 |
0 |
T159 |
0 |
200 |
0 |
0 |
T189 |
0 |
64 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7276933 |
0 |
0 |
T13 |
499 |
98 |
0 |
0 |
T14 |
195034 |
194633 |
0 |
0 |
T15 |
35944 |
35446 |
0 |
0 |
T16 |
261725 |
254620 |
0 |
0 |
T26 |
421 |
20 |
0 |
0 |
T27 |
5633 |
5232 |
0 |
0 |
T28 |
437 |
36 |
0 |
0 |
T29 |
715 |
314 |
0 |
0 |
T30 |
402 |
1 |
0 |
0 |
T36 |
742 |
341 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
1 |
0 |
0 |
T92 |
36305 |
1 |
0 |
0 |
T166 |
209167 |
0 |
0 |
0 |
T190 |
502 |
0 |
0 |
0 |
T191 |
635 |
0 |
0 |
0 |
T192 |
402 |
0 |
0 |
0 |
T193 |
408 |
0 |
0 |
0 |
T194 |
405 |
0 |
0 |
0 |
T195 |
10264 |
0 |
0 |
0 |
T196 |
427 |
0 |
0 |
0 |
T197 |
679 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
114102 |
0 |
0 |
T16 |
261725 |
55 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
74 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T42 |
0 |
230 |
0 |
0 |
T45 |
0 |
47 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
612 |
0 |
0 |
T129 |
0 |
12 |
0 |
0 |
T130 |
0 |
463 |
0 |
0 |
T159 |
0 |
81 |
0 |
0 |
T189 |
0 |
42 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
73 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
1 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
6896351 |
0 |
0 |
T13 |
499 |
98 |
0 |
0 |
T14 |
195034 |
194633 |
0 |
0 |
T15 |
35944 |
35446 |
0 |
0 |
T16 |
261725 |
254486 |
0 |
0 |
T26 |
421 |
20 |
0 |
0 |
T27 |
5633 |
5232 |
0 |
0 |
T28 |
437 |
36 |
0 |
0 |
T29 |
715 |
314 |
0 |
0 |
T30 |
402 |
1 |
0 |
0 |
T36 |
742 |
341 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
6898581 |
0 |
0 |
T13 |
499 |
99 |
0 |
0 |
T14 |
195034 |
194634 |
0 |
0 |
T15 |
35944 |
35461 |
0 |
0 |
T16 |
261725 |
254506 |
0 |
0 |
T26 |
421 |
21 |
0 |
0 |
T27 |
5633 |
5233 |
0 |
0 |
T28 |
437 |
37 |
0 |
0 |
T29 |
715 |
315 |
0 |
0 |
T30 |
402 |
2 |
0 |
0 |
T36 |
742 |
342 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
76 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
1 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
74 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
1 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
73 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
1 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
73 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
1 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
113999 |
0 |
0 |
T16 |
261725 |
54 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
73 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T42 |
0 |
227 |
0 |
0 |
T45 |
0 |
45 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
606 |
0 |
0 |
T129 |
0 |
11 |
0 |
0 |
T130 |
0 |
461 |
0 |
0 |
T159 |
0 |
78 |
0 |
0 |
T189 |
0 |
40 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7279371 |
0 |
0 |
T13 |
499 |
99 |
0 |
0 |
T14 |
195034 |
194634 |
0 |
0 |
T15 |
35944 |
35461 |
0 |
0 |
T16 |
261725 |
254643 |
0 |
0 |
T26 |
421 |
21 |
0 |
0 |
T27 |
5633 |
5233 |
0 |
0 |
T28 |
437 |
37 |
0 |
0 |
T29 |
715 |
315 |
0 |
0 |
T30 |
402 |
2 |
0 |
0 |
T36 |
742 |
342 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
41 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
1 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 41 | 89.13 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 27 | 84.38 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
0 |
1 |
164 |
0 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
0 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T13,T26,T15 |
1 | Covered | T36,T13,T14 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T26,T15 |
1 | 0 | Covered | T36,T13,T14 |
1 | 1 | Covered | T36,T13,T14 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T16,T40,T45 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T36,T13,T14 |
VC_COV_UNR |
1 | Covered | T16,T40,T45 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T36,T13,T14 |
1 | Covered | T16,T40,T45 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T40,T45 |
1 | 0 | Covered | T13,T26,T15 |
1 | 1 | Covered | T16,T40,T45 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T40,T45 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T40,T45 |
0 | 1 | Covered | T16,T40,T45 |
1 | 0 | Covered | T47,T68 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T16,T40,T45 |
1 | - | Covered | T16,T40,T45 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T1 |
DetectSt |
168 |
Covered |
T1 |
IdleSt |
163 |
Covered |
T1 |
StableSt |
191 |
Covered |
T1 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T1 |
DebounceSt->IdleSt |
163 |
Covered |
T1 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T1 |
IdleSt->DebounceSt |
148 |
Covered |
T1 |
StableSt->IdleSt |
206 |
Covered |
T1 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
17 |
85.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
7 |
70.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T16,T40,T45 |
|
0 |
1 |
Covered |
T16,T40,T45 |
|
0 |
0 |
Excluded |
T36,T13,T14 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T16,T40,T45 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T16,T40,T45 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T36,T13,T14 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T16,T40,T45 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Not Covered |
|
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T16,T40,T45 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T16,T40,T45 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T16,T40,T45 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T16,T40,T45 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T13,T14 |
0 |
Covered |
T36,T13,T14 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
72 |
0 |
0 |
T16 |
261725 |
2 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T153 |
0 |
4 |
0 |
0 |
T199 |
0 |
2 |
0 |
0 |
T200 |
0 |
4 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
137675 |
0 |
0 |
T16 |
261725 |
30 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
44 |
0 |
0 |
T45 |
0 |
46 |
0 |
0 |
T47 |
0 |
36 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T68 |
0 |
27 |
0 |
0 |
T133 |
0 |
32 |
0 |
0 |
T145 |
0 |
19883 |
0 |
0 |
T153 |
0 |
150 |
0 |
0 |
T199 |
0 |
31 |
0 |
0 |
T200 |
0 |
25270 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7277011 |
0 |
0 |
T13 |
499 |
98 |
0 |
0 |
T14 |
195034 |
194633 |
0 |
0 |
T15 |
35944 |
35446 |
0 |
0 |
T16 |
261725 |
254620 |
0 |
0 |
T26 |
421 |
20 |
0 |
0 |
T27 |
5633 |
5232 |
0 |
0 |
T28 |
437 |
36 |
0 |
0 |
T29 |
715 |
314 |
0 |
0 |
T30 |
402 |
1 |
0 |
0 |
T36 |
742 |
341 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
47644 |
0 |
0 |
T16 |
261725 |
86 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T45 |
0 |
18 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T68 |
0 |
11 |
0 |
0 |
T133 |
0 |
238 |
0 |
0 |
T145 |
0 |
43 |
0 |
0 |
T153 |
0 |
97 |
0 |
0 |
T199 |
0 |
100 |
0 |
0 |
T200 |
0 |
80 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
36 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
2 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
6536718 |
0 |
0 |
T13 |
499 |
98 |
0 |
0 |
T14 |
195034 |
194633 |
0 |
0 |
T15 |
35944 |
35446 |
0 |
0 |
T16 |
261725 |
254401 |
0 |
0 |
T26 |
421 |
20 |
0 |
0 |
T27 |
5633 |
5232 |
0 |
0 |
T28 |
437 |
36 |
0 |
0 |
T29 |
715 |
314 |
0 |
0 |
T30 |
402 |
1 |
0 |
0 |
T36 |
742 |
341 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
6538951 |
0 |
0 |
T13 |
499 |
99 |
0 |
0 |
T14 |
195034 |
194634 |
0 |
0 |
T15 |
35944 |
35461 |
0 |
0 |
T16 |
261725 |
254421 |
0 |
0 |
T26 |
421 |
21 |
0 |
0 |
T27 |
5633 |
5233 |
0 |
0 |
T28 |
437 |
37 |
0 |
0 |
T29 |
715 |
315 |
0 |
0 |
T30 |
402 |
2 |
0 |
0 |
T36 |
742 |
342 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
37 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
2 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
36 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
2 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
36 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
2 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
36 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
2 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
47590 |
0 |
0 |
T16 |
261725 |
85 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
48 |
0 |
0 |
T45 |
0 |
17 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T68 |
0 |
10 |
0 |
0 |
T133 |
0 |
236 |
0 |
0 |
T145 |
0 |
41 |
0 |
0 |
T153 |
0 |
95 |
0 |
0 |
T164 |
0 |
10193 |
0 |
0 |
T199 |
0 |
98 |
0 |
0 |
T200 |
0 |
77 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
6318 |
0 |
0 |
T13 |
499 |
1 |
0 |
0 |
T14 |
195034 |
0 |
0 |
0 |
T15 |
35944 |
10 |
0 |
0 |
T16 |
261725 |
37 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
34 |
0 |
0 |
T26 |
421 |
1 |
0 |
0 |
T27 |
5633 |
25 |
0 |
0 |
T28 |
437 |
1 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
6 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
7279371 |
0 |
0 |
T13 |
499 |
99 |
0 |
0 |
T14 |
195034 |
194634 |
0 |
0 |
T15 |
35944 |
35461 |
0 |
0 |
T16 |
261725 |
254643 |
0 |
0 |
T26 |
421 |
21 |
0 |
0 |
T27 |
5633 |
5233 |
0 |
0 |
T28 |
437 |
37 |
0 |
0 |
T29 |
715 |
315 |
0 |
0 |
T30 |
402 |
2 |
0 |
0 |
T36 |
742 |
342 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7942109 |
16 |
0 |
0 |
T16 |
261725 |
1 |
0 |
0 |
T17 |
569 |
0 |
0 |
0 |
T18 |
694 |
0 |
0 |
0 |
T27 |
5633 |
0 |
0 |
0 |
T28 |
437 |
0 |
0 |
0 |
T29 |
715 |
0 |
0 |
0 |
T30 |
402 |
0 |
0 |
0 |
T31 |
488 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T54 |
726 |
0 |
0 |
0 |
T55 |
35116 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T164 |
0 |
1 |
0 |
0 |
T166 |
0 |
1 |
0 |
0 |
T186 |
0 |
1 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |