dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.61 95.65 85.71 83.33 95.00 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.61 95.65 85.71 83.33 95.00 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.26 93.48 85.71 83.33 90.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.26 93.48 85.71 83.33 90.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT38,T39,T40

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT38,T39,T40
10CoveredT38,T39,T40
11CoveredT38,T39,T40

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT15,T20,T21

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT38,T39,T40 VC_COV_UNR
1CoveredT15,T20,T21

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT15,T21,T44

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT15,T19,T20
10CoveredT38,T39,T40
11CoveredT15,T20,T21

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT15,T21,T44
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT15,T21,T44
01CoveredT15,T21,T45
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT15,T21,T44
1-CoveredT15,T21,T45

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7
DetectSt 168 Covered T7
IdleSt 163 Covered T7
StableSt 191 Covered T7


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7
DebounceSt->IdleSt 163 Covered T7
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T7
IdleSt->DebounceSt 148 Covered T7
StableSt->IdleSt 206 Covered T7



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T15,T20,T21
0 1 Covered T15,T20,T21
0 0 Excluded T38,T39,T40 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T15,T21,T44
0 Covered T38,T39,T40


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T15,T20,T21
IdleSt 0 - - - - - - Covered T38,T39,T40
DebounceSt - 1 - - - - - Covered T74,T75
DebounceSt - 0 1 1 - - - Covered T15,T21,T44
DebounceSt - 0 1 0 - - - Covered T20,T161,T162
DebounceSt - 0 0 - - - - Covered T15,T20,T21
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T15,T21,T44
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T15,T21,T45
StableSt - - - - - - 0 Covered T15,T21,T44
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7290145 89 0 0
CntIncr_A 7290145 58578 0 0
CntNoWrap_A 7290145 6635940 0 0
DetectStDropOut_A 7290145 0 0 0
DetectedOut_A 7290145 65510 0 0
DetectedPulseOut_A 7290145 42 0 0
DisabledIdleSt_A 7290145 6324596 0 0
DisabledNoDetection_A 7290145 6326939 0 0
EnterDebounceSt_A 7290145 47 0 0
EnterDetectSt_A 7290145 42 0 0
EnterStableSt_A 7290145 42 0 0
PulseIsPulse_A 7290145 42 0 0
StayInStableSt 7290145 65448 0 0
gen_high_level_sva.HighLevelEvent_A 7290145 6638427 0 0
gen_not_sticky_sva.StableStDropOut_A 7290145 22 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 89 0 0
T15 22719 4 0 0
T16 26814 0 0 0
T20 0 1 0 0
T21 0 4 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 2 0 0
T45 0 2 0 0
T46 0 2 0 0
T47 0 2 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 1 0 0
T149 0 2 0 0
T151 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 58578 0 0
T15 22719 90 0 0
T16 26814 0 0 0
T20 0 83 0 0
T21 0 118 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 42 0 0
T45 0 82 0 0
T46 0 18 0 0
T47 0 39 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 18 0 0
T149 0 73 0 0
T151 0 58 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6635940 0 0
T14 26284 25826 0 0
T15 22719 12524 0 0
T27 406 5 0 0
T28 713 312 0 0
T38 423 22 0 0
T39 422 21 0 0
T40 502 101 0 0
T78 681 280 0 0
T93 526 125 0 0
T94 502 101 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 65510 0 0
T15 22719 107 0 0
T16 26814 0 0 0
T21 0 275 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 209 0 0
T45 0 127 0 0
T46 0 56 0 0
T47 0 40 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T149 0 39 0 0
T151 0 54 0 0
T152 0 82 0 0
T163 0 37 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 42 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T21 0 2 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 1 0 0
T45 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T149 0 1 0 0
T151 0 1 0 0
T152 0 2 0 0
T163 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6324596 0 0
T14 26284 25826 0 0
T15 22719 12133 0 0
T27 406 5 0 0
T28 713 312 0 0
T38 423 22 0 0
T39 422 21 0 0
T40 502 101 0 0
T78 681 280 0 0
T93 526 125 0 0
T94 502 101 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6326939 0 0
T14 26284 25835 0 0
T15 22719 12165 0 0
T27 406 6 0 0
T28 713 313 0 0
T38 423 23 0 0
T39 422 22 0 0
T40 502 102 0 0
T78 681 281 0 0
T93 526 126 0 0
T94 502 102 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 47 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T20 0 1 0 0
T21 0 2 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 1 0 0
T45 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 1 0 0
T149 0 1 0 0
T151 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 42 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T21 0 2 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 1 0 0
T45 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T149 0 1 0 0
T151 0 1 0 0
T152 0 2 0 0
T163 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 42 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T21 0 2 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 1 0 0
T45 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T149 0 1 0 0
T151 0 1 0 0
T152 0 2 0 0
T163 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 42 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T21 0 2 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 1 0 0
T45 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T149 0 1 0 0
T151 0 1 0 0
T152 0 2 0 0
T163 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 65448 0 0
T15 22719 104 0 0
T16 26814 0 0 0
T21 0 272 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 207 0 0
T45 0 126 0 0
T46 0 54 0 0
T47 0 39 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T149 0 37 0 0
T151 0 52 0 0
T152 0 79 0 0
T163 0 35 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6638427 0 0
T14 26284 25835 0 0
T15 22719 12561 0 0
T27 406 6 0 0
T28 713 313 0 0
T38 423 23 0 0
T39 422 22 0 0
T40 502 102 0 0
T78 681 281 0 0
T93 526 126 0 0
T94 502 102 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 22 0 0
T15 22719 1 0 0
T16 26814 0 0 0
T21 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T45 0 1 0 0
T47 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T82 0 2 0 0
T152 0 1 0 0
T153 0 1 0 0
T161 0 1 0 0
T164 0 1 0 0
T165 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT38,T39,T40

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT38,T39,T40
10CoveredT38,T39,T40
11CoveredT38,T39,T40

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT15,T21,T41

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT38,T39,T40 VC_COV_UNR
1CoveredT15,T21,T41

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT15,T21,T41

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT15,T21,T41
10CoveredT38,T39,T40
11CoveredT15,T21,T41

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT15,T21,T41
01CoveredT41,T150,T82
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT15,T21,T41
01CoveredT15,T21,T45
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT15,T21,T41
1-CoveredT15,T21,T45

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7
DetectSt 168 Covered T7
IdleSt 163 Covered T7
StableSt 191 Covered T7


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7
DebounceSt->IdleSt 163 Covered T7
DetectSt->IdleSt 186 Covered T7
DetectSt->StableSt 191 Covered T7
IdleSt->DebounceSt 148 Covered T7
StableSt->IdleSt 206 Covered T7



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T15,T21,T41
0 1 Covered T15,T21,T41
0 0 Excluded T38,T39,T40 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T15,T21,T41
0 Covered T38,T39,T40


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T15,T21,T41
IdleSt 0 - - - - - - Covered T38,T39,T40
DebounceSt - 1 - - - - - Covered T74,T75
DebounceSt - 0 1 1 - - - Covered T15,T21,T41
DebounceSt - 0 1 0 - - - Covered T21,T44,T47
DebounceSt - 0 0 - - - - Covered T15,T21,T41
DetectSt - - - - 1 - - Covered T41,T150,T82
DetectSt - - - - 0 1 - Covered T15,T21,T41
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T15,T21,T45
StableSt - - - - - - 0 Covered T15,T21,T41
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7290145 136 0 0
CntIncr_A 7290145 43478 0 0
CntNoWrap_A 7290145 6635893 0 0
DetectStDropOut_A 7290145 4 0 0
DetectedOut_A 7290145 5062 0 0
DetectedPulseOut_A 7290145 60 0 0
DisabledIdleSt_A 7290145 6540673 0 0
DisabledNoDetection_A 7290145 6543017 0 0
EnterDebounceSt_A 7290145 73 0 0
EnterDetectSt_A 7290145 64 0 0
EnterStableSt_A 7290145 60 0 0
PulseIsPulse_A 7290145 60 0 0
StayInStableSt 7290145 4976 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7290145 2886 0 0
gen_low_level_sva.LowLevelEvent_A 7290145 6638427 0 0
gen_not_sticky_sva.StableStDropOut_A 7290145 34 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 136 0 0
T15 22719 6 0 0
T16 26814 0 0 0
T21 0 3 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 4 0 0
T44 0 2 0 0
T45 0 4 0 0
T52 0 2 0 0
T54 0 2 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 1 0 0
T146 0 2 0 0
T154 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 43478 0 0
T15 22719 144 0 0
T16 26814 0 0 0
T21 0 118 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 49 0 0
T44 0 188 0 0
T45 0 164 0 0
T52 0 49 0 0
T54 0 79 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 16 0 0
T146 0 55 0 0
T154 0 71 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6635893 0 0
T14 26284 25826 0 0
T15 22719 12522 0 0
T27 406 5 0 0
T28 713 312 0 0
T38 423 22 0 0
T39 422 21 0 0
T40 502 101 0 0
T78 681 280 0 0
T93 526 125 0 0
T94 502 101 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 4 0 0
T41 74252 1 0 0
T48 32768 0 0 0
T52 504 0 0 0
T59 1424 0 0 0
T60 497 0 0 0
T61 445 0 0 0
T62 12008 0 0 0
T63 452 0 0 0
T82 0 1 0 0
T150 983 1 0 0
T166 0 1 0 0
T167 793 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 5062 0 0
T15 22719 229 0 0
T16 26814 0 0 0
T21 0 56 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 43 0 0
T45 0 326 0 0
T52 0 42 0 0
T54 0 144 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T146 0 109 0 0
T147 0 60 0 0
T154 0 111 0 0
T168 0 57 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 60 0 0
T15 22719 3 0 0
T16 26814 0 0 0
T21 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T45 0 2 0 0
T52 0 1 0 0
T54 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T146 0 1 0 0
T147 0 1 0 0
T154 0 1 0 0
T168 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6540673 0 0
T14 26284 25826 0 0
T15 22719 11758 0 0
T27 406 5 0 0
T28 713 312 0 0
T38 423 22 0 0
T39 422 21 0 0
T40 502 101 0 0
T78 681 280 0 0
T93 526 125 0 0
T94 502 101 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6543017 0 0
T14 26284 25835 0 0
T15 22719 11789 0 0
T27 406 6 0 0
T28 713 313 0 0
T38 423 23 0 0
T39 422 22 0 0
T40 502 102 0 0
T78 681 281 0 0
T93 526 126 0 0
T94 502 102 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 73 0 0
T15 22719 3 0 0
T16 26814 0 0 0
T21 0 2 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 2 0 0
T44 0 2 0 0
T45 0 2 0 0
T52 0 1 0 0
T54 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 1 0 0
T146 0 1 0 0
T154 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 64 0 0
T15 22719 3 0 0
T16 26814 0 0 0
T21 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 2 0 0
T45 0 2 0 0
T52 0 1 0 0
T54 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T146 0 1 0 0
T147 0 1 0 0
T154 0 1 0 0
T168 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 60 0 0
T15 22719 3 0 0
T16 26814 0 0 0
T21 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T45 0 2 0 0
T52 0 1 0 0
T54 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T146 0 1 0 0
T147 0 1 0 0
T154 0 1 0 0
T168 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 60 0 0
T15 22719 3 0 0
T16 26814 0 0 0
T21 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T45 0 2 0 0
T52 0 1 0 0
T54 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T146 0 1 0 0
T147 0 1 0 0
T154 0 1 0 0
T168 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 4976 0 0
T15 22719 226 0 0
T16 26814 0 0 0
T21 0 55 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 41 0 0
T45 0 323 0 0
T52 0 40 0 0
T54 0 142 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T146 0 107 0 0
T147 0 58 0 0
T154 0 109 0 0
T168 0 55 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 2886 0 0
T14 26284 0 0 0
T15 22719 73 0 0
T27 406 0 0 0
T28 713 0 0 0
T29 0 5 0 0
T30 0 4 0 0
T31 0 6 0 0
T32 0 4 0 0
T38 423 4 0 0
T39 422 3 0 0
T40 502 7 0 0
T78 681 0 0 0
T93 526 6 0 0
T94 502 7 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6638427 0 0
T14 26284 25835 0 0
T15 22719 12561 0 0
T27 406 6 0 0
T28 713 313 0 0
T38 423 23 0 0
T39 422 22 0 0
T40 502 102 0 0
T78 681 281 0 0
T93 526 126 0 0
T94 502 102 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 34 0 0
T15 22719 3 0 0
T16 26814 0 0 0
T21 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T45 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T82 0 1 0 0
T149 0 1 0 0
T150 0 1 0 0
T151 0 1 0 0
T160 0 1 0 0
T169 0 1 0 0
T170 0 2 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT38,T39,T40

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT38,T39,T40
10CoveredT38,T39,T40
11CoveredT38,T39,T40

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT15,T19,T20

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT38,T39,T40 VC_COV_UNR
1CoveredT15,T19,T20

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT15,T19,T20

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT15,T19,T20
10CoveredT38,T39,T40
11CoveredT15,T19,T20

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT15,T19,T20
01CoveredT44,T82
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT15,T19,T20
01CoveredT15,T19,T20
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT15,T19,T20
1-CoveredT15,T19,T20

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7
DetectSt 168 Covered T7
IdleSt 163 Covered T7
StableSt 191 Covered T7


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7
DebounceSt->IdleSt 163 Covered T7
DetectSt->IdleSt 186 Covered T7
DetectSt->StableSt 191 Covered T7
IdleSt->DebounceSt 148 Covered T7
StableSt->IdleSt 206 Covered T7



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T15,T19,T20
0 1 Covered T15,T19,T20
0 0 Excluded T38,T39,T40 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T15,T19,T20
0 Covered T38,T39,T40


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T15,T19,T20
IdleSt 0 - - - - - - Covered T38,T39,T40
DebounceSt - 1 - - - - - Covered T74,T75
DebounceSt - 0 1 1 - - - Covered T15,T19,T20
DebounceSt - 0 1 0 - - - Covered T20,T171,T172
DebounceSt - 0 0 - - - - Covered T15,T19,T20
DetectSt - - - - 1 - - Covered T44,T82
DetectSt - - - - 0 1 - Covered T15,T19,T20
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T15,T19,T20
StableSt - - - - - - 0 Covered T15,T19,T20
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7290145 132 0 0
CntIncr_A 7290145 32359 0 0
CntNoWrap_A 7290145 6635897 0 0
DetectStDropOut_A 7290145 2 0 0
DetectedOut_A 7290145 9621 0 0
DetectedPulseOut_A 7290145 58 0 0
DisabledIdleSt_A 7290145 6555629 0 0
DisabledNoDetection_A 7290145 6557975 0 0
EnterDebounceSt_A 7290145 72 0 0
EnterDetectSt_A 7290145 60 0 0
EnterStableSt_A 7290145 58 0 0
PulseIsPulse_A 7290145 58 0 0
StayInStableSt 7290145 9538 0 0
gen_high_level_sva.HighLevelEvent_A 7290145 6638427 0 0
gen_not_sticky_sva.StableStDropOut_A 7290145 33 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 132 0 0
T15 22719 4 0 0
T16 26814 0 0 0
T19 0 4 0 0
T20 0 3 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 2 0 0
T44 0 6 0 0
T46 0 2 0 0
T52 0 2 0 0
T54 0 2 0 0
T55 0 2 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 1 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 32359 0 0
T15 22719 108 0 0
T16 26814 0 0 0
T19 0 142 0 0
T20 0 166 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 17 0 0
T44 0 233 0 0
T46 0 18 0 0
T52 0 49 0 0
T54 0 79 0 0
T55 0 13 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 17 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6635897 0 0
T14 26284 25826 0 0
T15 22719 12524 0 0
T27 406 5 0 0
T28 713 312 0 0
T38 423 22 0 0
T39 422 21 0 0
T40 502 101 0 0
T78 681 280 0 0
T93 526 125 0 0
T94 502 101 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 2 0 0
T43 859 0 0 0
T44 19144 1 0 0
T45 41261 0 0 0
T53 9463 0 0 0
T73 14163 0 0 0
T82 0 1 0 0
T141 524 0 0 0
T173 29886 0 0 0
T174 526 0 0 0
T175 494 0 0 0
T176 412 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 9621 0 0
T15 22719 162 0 0
T16 26814 0 0 0
T19 0 138 0 0
T20 0 43 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 67 0 0
T44 0 273 0 0
T46 0 44 0 0
T52 0 45 0 0
T54 0 44 0 0
T55 0 70 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T149 0 44 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 58 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T19 0 2 0 0
T20 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T44 0 2 0 0
T46 0 1 0 0
T52 0 1 0 0
T54 0 1 0 0
T55 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T149 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6555629 0 0
T14 26284 25826 0 0
T15 22719 12153 0 0
T27 406 5 0 0
T28 713 312 0 0
T38 423 22 0 0
T39 422 21 0 0
T40 502 101 0 0
T78 681 280 0 0
T93 526 125 0 0
T94 502 101 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6557975 0 0
T14 26284 25835 0 0
T15 22719 12185 0 0
T27 406 6 0 0
T28 713 313 0 0
T38 423 23 0 0
T39 422 22 0 0
T40 502 102 0 0
T78 681 281 0 0
T93 526 126 0 0
T94 502 102 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 72 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T19 0 2 0 0
T20 0 2 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T44 0 3 0 0
T46 0 1 0 0
T52 0 1 0 0
T54 0 1 0 0
T55 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 60 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T19 0 2 0 0
T20 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T44 0 3 0 0
T46 0 1 0 0
T52 0 1 0 0
T54 0 1 0 0
T55 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T149 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 58 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T19 0 2 0 0
T20 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T44 0 2 0 0
T46 0 1 0 0
T52 0 1 0 0
T54 0 1 0 0
T55 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T149 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 58 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T19 0 2 0 0
T20 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T44 0 2 0 0
T46 0 1 0 0
T52 0 1 0 0
T54 0 1 0 0
T55 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T149 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 9538 0 0
T15 22719 159 0 0
T16 26814 0 0 0
T19 0 135 0 0
T20 0 42 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 65 0 0
T44 0 271 0 0
T46 0 43 0 0
T52 0 43 0 0
T54 0 42 0 0
T55 0 68 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T149 0 43 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6638427 0 0
T14 26284 25835 0 0
T15 22719 12561 0 0
T27 406 6 0 0
T28 713 313 0 0
T38 423 23 0 0
T39 422 22 0 0
T40 502 102 0 0
T78 681 281 0 0
T93 526 126 0 0
T94 502 102 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 33 0 0
T15 22719 1 0 0
T16 26814 0 0 0
T19 0 1 0 0
T20 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 2 0 0
T46 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T82 0 1 0 0
T149 0 1 0 0
T151 0 1 0 0
T163 0 1 0 0
T177 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT38,T39,T40

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT38,T39,T40
10CoveredT38,T39,T40
11CoveredT38,T39,T40

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT15,T19,T48

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT38,T39,T40 VC_COV_UNR
1CoveredT15,T19,T48

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT15,T19,T48

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT15,T19,T41
10CoveredT38,T39,T40
11CoveredT15,T19,T48

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT15,T19,T44
01CoveredT48,T178
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT15,T19,T44
01CoveredT45,T150,T164
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT15,T19,T44
1-CoveredT45,T150,T164

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7
DetectSt 168 Covered T7
IdleSt 163 Covered T7
StableSt 191 Covered T7


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7
DebounceSt->IdleSt 163 Covered T7
DetectSt->IdleSt 186 Covered T7
DetectSt->StableSt 191 Covered T7
IdleSt->DebounceSt 148 Covered T7
StableSt->IdleSt 206 Covered T7



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T15,T19,T48
0 1 Covered T15,T19,T48
0 0 Excluded T38,T39,T40 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T15,T19,T48
0 Covered T38,T39,T40


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T15,T19,T48
IdleSt 0 - - - - - - Covered T38,T39,T40
DebounceSt - 1 - - - - - Covered T74,T75
DebounceSt - 0 1 1 - - - Covered T15,T19,T48
DebounceSt - 0 1 0 - - - Covered T145,T134
DebounceSt - 0 0 - - - - Covered T15,T19,T48
DetectSt - - - - 1 - - Covered T48,T178
DetectSt - - - - 0 1 - Covered T15,T19,T44
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T45,T150,T164
StableSt - - - - - - 0 Covered T15,T19,T44
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7290145 90 0 0
CntIncr_A 7290145 31285 0 0
CntNoWrap_A 7290145 6635939 0 0
DetectStDropOut_A 7290145 2 0 0
DetectedOut_A 7290145 3218 0 0
DetectedPulseOut_A 7290145 41 0 0
DisabledIdleSt_A 7290145 6251917 0 0
DisabledNoDetection_A 7290145 6254258 0 0
EnterDebounceSt_A 7290145 47 0 0
EnterDetectSt_A 7290145 43 0 0
EnterStableSt_A 7290145 41 0 0
PulseIsPulse_A 7290145 41 0 0
StayInStableSt 7290145 3149 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7290145 6580 0 0
gen_low_level_sva.LowLevelEvent_A 7290145 6638427 0 0
gen_not_sticky_sva.StableStDropOut_A 7290145 13 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 90 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T19 0 2 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 4 0 0
T45 0 6 0 0
T48 0 2 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 1 0 0
T147 0 2 0 0
T149 0 2 0 0
T150 0 2 0 0
T168 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 31285 0 0
T15 22719 45 0 0
T16 26814 0 0 0
T19 0 95 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 139 0 0
T45 0 196 0 0
T48 0 84 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 16 0 0
T147 0 98 0 0
T149 0 73 0 0
T150 0 92 0 0
T168 0 39 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6635939 0 0
T14 26284 25826 0 0
T15 22719 12526 0 0
T27 406 5 0 0
T28 713 312 0 0
T38 423 22 0 0
T39 422 21 0 0
T40 502 101 0 0
T78 681 280 0 0
T93 526 125 0 0
T94 502 101 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 2 0 0
T48 32768 1 0 0
T52 504 0 0 0
T59 1424 0 0 0
T60 497 0 0 0
T61 445 0 0 0
T62 12008 0 0 0
T63 452 0 0 0
T178 7542 1 0 0
T179 523 0 0 0
T180 794 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 3218 0 0
T15 22719 44 0 0
T16 26814 0 0 0
T19 0 37 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 96 0 0
T45 0 363 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T147 0 60 0 0
T149 0 39 0 0
T150 0 42 0 0
T164 0 252 0 0
T168 0 56 0 0
T181 0 38 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 41 0 0
T15 22719 1 0 0
T16 26814 0 0 0
T19 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 2 0 0
T45 0 3 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T147 0 1 0 0
T149 0 1 0 0
T150 0 1 0 0
T164 0 2 0 0
T168 0 1 0 0
T181 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6251917 0 0
T14 26284 25826 0 0
T15 22719 12133 0 0
T27 406 5 0 0
T28 713 312 0 0
T38 423 22 0 0
T39 422 21 0 0
T40 502 101 0 0
T78 681 280 0 0
T93 526 125 0 0
T94 502 101 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6254258 0 0
T14 26284 25835 0 0
T15 22719 12165 0 0
T27 406 6 0 0
T28 713 313 0 0
T38 423 23 0 0
T39 422 22 0 0
T40 502 102 0 0
T78 681 281 0 0
T93 526 126 0 0
T94 502 102 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 47 0 0
T15 22719 1 0 0
T16 26814 0 0 0
T19 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 2 0 0
T45 0 3 0 0
T48 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 1 0 0
T147 0 1 0 0
T149 0 1 0 0
T150 0 1 0 0
T168 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 43 0 0
T15 22719 1 0 0
T16 26814 0 0 0
T19 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 2 0 0
T45 0 3 0 0
T48 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T147 0 1 0 0
T149 0 1 0 0
T150 0 1 0 0
T168 0 1 0 0
T181 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 41 0 0
T15 22719 1 0 0
T16 26814 0 0 0
T19 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 2 0 0
T45 0 3 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T147 0 1 0 0
T149 0 1 0 0
T150 0 1 0 0
T164 0 2 0 0
T168 0 1 0 0
T181 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 41 0 0
T15 22719 1 0 0
T16 26814 0 0 0
T19 0 1 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 2 0 0
T45 0 3 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T147 0 1 0 0
T149 0 1 0 0
T150 0 1 0 0
T164 0 2 0 0
T168 0 1 0 0
T181 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 3149 0 0
T15 22719 42 0 0
T16 26814 0 0 0
T19 0 35 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 92 0 0
T45 0 358 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T147 0 58 0 0
T149 0 37 0 0
T150 0 41 0 0
T164 0 249 0 0
T168 0 54 0 0
T181 0 36 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6580 0 0
T14 26284 29 0 0
T15 22719 67 0 0
T16 0 11 0 0
T27 406 0 0 0
T28 713 0 0 0
T29 0 8 0 0
T30 0 5 0 0
T38 423 1 0 0
T39 422 3 0 0
T40 502 7 0 0
T78 681 0 0 0
T93 526 5 0 0
T94 502 4 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6638427 0 0
T14 26284 25835 0 0
T15 22719 12561 0 0
T27 406 6 0 0
T28 713 313 0 0
T38 423 23 0 0
T39 422 22 0 0
T40 502 102 0 0
T78 681 281 0 0
T93 526 126 0 0
T94 502 102 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 13 0 0
T45 41261 1 0 0
T82 0 1 0 0
T85 878 0 0 0
T91 753 0 0 0
T120 42677 0 0 0
T141 524 0 0 0
T142 592 0 0 0
T150 983 1 0 0
T164 0 1 0 0
T167 793 0 0 0
T181 712 0 0 0
T182 0 1 0 0
T183 0 1 0 0
T184 0 1 0 0
T185 0 1 0 0
T186 0 1 0 0
T187 0 1 0 0
T188 6426 0 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT38,T39,T40

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT38,T39,T40
10CoveredT38,T39,T40
11CoveredT38,T39,T40

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT15,T41,T44

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT38,T39,T40 VC_COV_UNR
1CoveredT15,T41,T44

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT15,T41,T44

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT15,T41,T48
10CoveredT38,T39,T40
11CoveredT15,T41,T44

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT15,T41,T44
01CoveredT44
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT15,T41,T44
01CoveredT15,T45,T47
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT15,T41,T44
1-CoveredT15,T45,T47

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7
DetectSt 168 Covered T7
IdleSt 163 Covered T7
StableSt 191 Covered T7


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7
DebounceSt->IdleSt 163 Covered T7
DetectSt->IdleSt 186 Covered T7
DetectSt->StableSt 191 Covered T7
IdleSt->DebounceSt 148 Covered T7
StableSt->IdleSt 206 Covered T7



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T15,T41,T44
0 1 Covered T15,T41,T44
0 0 Excluded T38,T39,T40 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T15,T41,T44
0 Covered T38,T39,T40


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T15,T41,T44
IdleSt 0 - - - - - - Covered T38,T39,T40
DebounceSt - 1 - - - - - Covered T74,T75
DebounceSt - 0 1 1 - - - Covered T15,T41,T44
DebounceSt - 0 1 0 - - - Covered T161,T145,T189
DebounceSt - 0 0 - - - - Covered T15,T41,T44
DetectSt - - - - 1 - - Covered T44
DetectSt - - - - 0 1 - Covered T15,T41,T44
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T15,T45,T47
StableSt - - - - - - 0 Covered T15,T41,T44
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7290145 102 0 0
CntIncr_A 7290145 31498 0 0
CntNoWrap_A 7290145 6635927 0 0
DetectStDropOut_A 7290145 1 0 0
DetectedOut_A 7290145 4037 0 0
DetectedPulseOut_A 7290145 47 0 0
DisabledIdleSt_A 7290145 6327231 0 0
DisabledNoDetection_A 7290145 6329580 0 0
EnterDebounceSt_A 7290145 54 0 0
EnterDetectSt_A 7290145 48 0 0
EnterStableSt_A 7290145 47 0 0
PulseIsPulse_A 7290145 47 0 0
StayInStableSt 7290145 3967 0 0
gen_high_level_sva.HighLevelEvent_A 7290145 6638427 0 0
gen_not_sticky_sva.StableStDropOut_A 7290145 24 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 102 0 0
T15 22719 4 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 2 0 0
T44 0 6 0 0
T45 0 2 0 0
T47 0 2 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 1 0 0
T148 0 2 0 0
T149 0 2 0 0
T151 0 2 0 0
T190 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 31498 0 0
T15 22719 99 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 17 0 0
T44 0 286 0 0
T45 0 32 0 0
T47 0 39 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 18 0 0
T148 0 21 0 0
T149 0 73 0 0
T151 0 58 0 0
T190 0 78 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6635927 0 0
T14 26284 25826 0 0
T15 22719 12524 0 0
T27 406 5 0 0
T28 713 312 0 0
T38 423 22 0 0
T39 422 21 0 0
T40 502 101 0 0
T78 681 280 0 0
T93 526 125 0 0
T94 502 101 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 1 0 0
T43 859 0 0 0
T44 19144 1 0 0
T45 41261 0 0 0
T53 9463 0 0 0
T73 14163 0 0 0
T141 524 0 0 0
T173 29886 0 0 0
T174 526 0 0 0
T175 494 0 0 0
T176 412 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 4037 0 0
T15 22719 43 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 43 0 0
T44 0 99 0 0
T45 0 84 0 0
T47 0 40 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T148 0 72 0 0
T149 0 40 0 0
T151 0 132 0 0
T169 0 136 0 0
T190 0 47 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 47 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T44 0 2 0 0
T45 0 1 0 0
T47 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T148 0 1 0 0
T149 0 1 0 0
T151 0 1 0 0
T169 0 1 0 0
T190 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6327231 0 0
T14 26284 25826 0 0
T15 22719 11758 0 0
T27 406 5 0 0
T28 713 312 0 0
T38 423 22 0 0
T39 422 21 0 0
T40 502 101 0 0
T78 681 280 0 0
T93 526 125 0 0
T94 502 101 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6329580 0 0
T14 26284 25835 0 0
T15 22719 11789 0 0
T27 406 6 0 0
T28 713 313 0 0
T38 423 23 0 0
T39 422 22 0 0
T40 502 102 0 0
T78 681 281 0 0
T93 526 126 0 0
T94 502 102 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 54 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T44 0 3 0 0
T45 0 1 0 0
T47 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 1 0 0
T148 0 1 0 0
T149 0 1 0 0
T151 0 1 0 0
T190 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 48 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T44 0 3 0 0
T45 0 1 0 0
T47 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T148 0 1 0 0
T149 0 1 0 0
T151 0 1 0 0
T169 0 1 0 0
T190 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 47 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T44 0 2 0 0
T45 0 1 0 0
T47 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T148 0 1 0 0
T149 0 1 0 0
T151 0 1 0 0
T169 0 1 0 0
T190 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 47 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 1 0 0
T44 0 2 0 0
T45 0 1 0 0
T47 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T148 0 1 0 0
T149 0 1 0 0
T151 0 1 0 0
T169 0 1 0 0
T190 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 3967 0 0
T15 22719 41 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T41 0 41 0 0
T44 0 95 0 0
T45 0 83 0 0
T47 0 39 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T148 0 71 0 0
T149 0 38 0 0
T151 0 131 0 0
T169 0 135 0 0
T190 0 45 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6638427 0 0
T14 26284 25835 0 0
T15 22719 12561 0 0
T27 406 6 0 0
T28 713 313 0 0
T38 423 23 0 0
T39 422 22 0 0
T40 502 102 0 0
T78 681 281 0 0
T93 526 126 0 0
T94 502 102 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 24 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T45 0 1 0 0
T47 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T82 0 1 0 0
T148 0 1 0 0
T151 0 1 0 0
T164 0 1 0 0
T169 0 1 0 0
T182 0 2 0 0
T191 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464393.48
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125322990.62
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 0 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT38,T39,T40

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT38,T39,T40
10CoveredT38,T39,T40
11CoveredT38,T39,T40

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT15,T44,T45

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT38,T39,T40 VC_COV_UNR
1CoveredT15,T44,T45

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT38,T39,T40
1CoveredT15,T44,T45

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT15,T19,T48
10CoveredT38,T39,T40
11CoveredT15,T44,T45

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT15,T44,T45
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT15,T44,T45
01CoveredT44,T45,T152
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT15,T44,T45
1-CoveredT44,T45,T152

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7
DetectSt 168 Covered T7
IdleSt 163 Covered T7
StableSt 191 Covered T7


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7
DebounceSt->IdleSt 163 Covered T7
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T7
IdleSt->DebounceSt 148 Covered T7
StableSt->IdleSt 206 Covered T7



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 18 90.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 8 80.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T15,T44,T45
0 1 Covered T15,T44,T45
0 0 Excluded T38,T39,T40 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T15,T44,T45
0 Covered T38,T39,T40


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T15,T44,T45
IdleSt 0 - - - - - - Covered T38,T39,T40
DebounceSt - 1 - - - - - Covered T74,T75
DebounceSt - 0 1 1 - - - Covered T15,T44,T45
DebounceSt - 0 1 0 - - - Not Covered
DebounceSt - 0 0 - - - - Covered T15,T44,T45
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T15,T44,T45
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T44,T45,T152
StableSt - - - - - - 0 Covered T15,T44,T45
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T38,T39,T40
0 Covered T38,T39,T40


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7290145 58 0 0
CntIncr_A 7290145 1578 0 0
CntNoWrap_A 7290145 6635971 0 0
DetectStDropOut_A 7290145 0 0 0
DetectedOut_A 7290145 2316 0 0
DetectedPulseOut_A 7290145 28 0 0
DisabledIdleSt_A 7290145 6556411 0 0
DisabledNoDetection_A 7290145 6558764 0 0
EnterDebounceSt_A 7290145 30 0 0
EnterDetectSt_A 7290145 28 0 0
EnterStableSt_A 7290145 28 0 0
PulseIsPulse_A 7290145 28 0 0
StayInStableSt 7290145 2274 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7290145 6148 0 0
gen_low_level_sva.LowLevelEvent_A 7290145 6638427 0 0
gen_not_sticky_sva.StableStDropOut_A 7290145 14 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 58 0 0
T15 22719 2 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 6 0 0
T45 0 2 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 1 0 0
T82 0 2 0 0
T152 0 2 0 0
T153 0 4 0 0
T169 0 2 0 0
T177 0 2 0 0
T192 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 1578 0 0
T15 22719 54 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 178 0 0
T45 0 82 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 17 0 0
T82 0 10 0 0
T152 0 26 0 0
T153 0 34 0 0
T169 0 92 0 0
T177 0 88 0 0
T192 0 57 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6635971 0 0
T14 26284 25826 0 0
T15 22719 12526 0 0
T27 406 5 0 0
T28 713 312 0 0
T38 423 22 0 0
T39 422 21 0 0
T40 502 101 0 0
T78 681 280 0 0
T93 526 125 0 0
T94 502 101 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 2316 0 0
T15 22719 47 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 236 0 0
T45 0 16 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T82 0 39 0 0
T152 0 41 0 0
T153 0 79 0 0
T161 0 77 0 0
T169 0 42 0 0
T177 0 44 0 0
T192 0 101 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 28 0 0
T15 22719 1 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 3 0 0
T45 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T82 0 1 0 0
T152 0 1 0 0
T153 0 2 0 0
T161 0 1 0 0
T169 0 1 0 0
T177 0 1 0 0
T192 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6556411 0 0
T14 26284 25826 0 0
T15 22719 12153 0 0
T27 406 5 0 0
T28 713 312 0 0
T38 423 22 0 0
T39 422 21 0 0
T40 502 101 0 0
T78 681 280 0 0
T93 526 125 0 0
T94 502 101 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6558764 0 0
T14 26284 25835 0 0
T15 22719 12185 0 0
T27 406 6 0 0
T28 713 313 0 0
T38 423 23 0 0
T39 422 22 0 0
T40 502 102 0 0
T78 681 281 0 0
T93 526 126 0 0
T94 502 102 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 30 0 0
T15 22719 1 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 3 0 0
T45 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T74 0 1 0 0
T82 0 1 0 0
T152 0 1 0 0
T153 0 2 0 0
T169 0 1 0 0
T177 0 1 0 0
T192 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 28 0 0
T15 22719 1 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 3 0 0
T45 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T82 0 1 0 0
T152 0 1 0 0
T153 0 2 0 0
T161 0 1 0 0
T169 0 1 0 0
T177 0 1 0 0
T192 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 28 0 0
T15 22719 1 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 3 0 0
T45 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T82 0 1 0 0
T152 0 1 0 0
T153 0 2 0 0
T161 0 1 0 0
T169 0 1 0 0
T177 0 1 0 0
T192 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 28 0 0
T15 22719 1 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 3 0 0
T45 0 1 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T82 0 1 0 0
T152 0 1 0 0
T153 0 2 0 0
T161 0 1 0 0
T169 0 1 0 0
T177 0 1 0 0
T192 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 2274 0 0
T15 22719 45 0 0
T16 26814 0 0 0
T29 494 0 0 0
T30 548 0 0 0
T31 496 0 0 0
T32 869 0 0 0
T33 426 0 0 0
T44 0 232 0 0
T45 0 15 0 0
T56 522 0 0 0
T57 436 0 0 0
T58 426 0 0 0
T82 0 38 0 0
T152 0 40 0 0
T153 0 76 0 0
T161 0 76 0 0
T169 0 40 0 0
T177 0 43 0 0
T192 0 99 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6148 0 0
T14 26284 30 0 0
T15 22719 74 0 0
T16 0 10 0 0
T27 406 0 0 0
T28 713 0 0 0
T29 0 6 0 0
T30 0 3 0 0
T38 423 3 0 0
T39 422 3 0 0
T40 502 3 0 0
T78 681 0 0 0
T93 526 4 0 0
T94 502 4 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 6638427 0 0
T14 26284 25835 0 0
T15 22719 12561 0 0
T27 406 6 0 0
T28 713 313 0 0
T38 423 23 0 0
T39 422 22 0 0
T40 502 102 0 0
T78 681 281 0 0
T93 526 126 0 0
T94 502 102 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7290145 14 0 0
T43 859 0 0 0
T44 19144 2 0 0
T45 41261 1 0 0
T53 9463 0 0 0
T73 14163 0 0 0
T82 0 1 0 0
T86 0 1 0 0
T141 524 0 0 0
T152 0 1 0 0
T153 0 1 0 0
T161 0 1 0 0
T172 0 1 0 0
T173 29886 0 0 0
T174 526 0 0 0
T175 494 0 0 0
T176 412 0 0 0
T177 0 1 0 0
T184 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%