Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T24 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Covered | T1,T24,T3 |
1 | 1 | Covered | T1,T2,T24 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T1,T2 |
0 | 1 | Covered | T14,T15,T16 |
1 | 0 | Covered | T1,T24,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T24 |
1 | 1 | Covered | T1,T24,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T16 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T24 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Covered | T1,T24,T3 |
1 | 1 | Covered | T1,T2,T24 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T2,T24 |
1 | - | Covered | T1,T2,T24 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T1,T2 |
0 | 1 | Covered | T14,T15,T16 |
1 | 0 | Covered | T1,T24,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T24 |
1 | 1 | Covered | T1,T24,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T16 |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T24 |
0 |
0 |
1 |
Covered |
T1,T24,T3 |
0 |
0 |
0 |
Covered |
T7,T1,T2 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T24 |
0 |
0 |
1 |
Covered |
T1,T24,T3 |
0 |
0 |
0 |
Covered |
T7,T1,T2 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
95716834 |
0 |
0 |
T1 |
7803226 |
587745 |
0 |
0 |
T2 |
5471042 |
30017 |
0 |
0 |
T3 |
19537480 |
374615 |
0 |
0 |
T4 |
11248888 |
122732 |
0 |
0 |
T5 |
11705283 |
127697 |
0 |
0 |
T6 |
22093625 |
71178 |
0 |
0 |
T8 |
15056669 |
1191067 |
0 |
0 |
T9 |
0 |
31640 |
0 |
0 |
T10 |
0 |
193680 |
0 |
0 |
T11 |
0 |
12434 |
0 |
0 |
T24 |
14240782 |
3625900 |
0 |
0 |
T25 |
7299656 |
0 |
0 |
0 |
T26 |
7078507 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277112906 |
247147161 |
0 |
0 |
T1 |
164243 |
1443 |
0 |
0 |
T2 |
15614 |
222 |
0 |
0 |
T3 |
39072 |
24272 |
0 |
0 |
T4 |
23421 |
8621 |
0 |
0 |
T5 |
23384 |
8584 |
0 |
0 |
T6 |
44622 |
222 |
0 |
0 |
T7 |
14911 |
111 |
0 |
0 |
T8 |
313686 |
2886 |
0 |
0 |
T24 |
284789 |
269989 |
0 |
0 |
T25 |
14874 |
74 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
109051 |
0 |
0 |
T1 |
7803226 |
361 |
0 |
0 |
T2 |
5471042 |
0 |
0 |
0 |
T3 |
19537480 |
208 |
0 |
0 |
T4 |
11248888 |
74 |
0 |
0 |
T5 |
11705283 |
74 |
0 |
0 |
T6 |
22093625 |
37 |
0 |
0 |
T8 |
15056669 |
728 |
0 |
0 |
T9 |
0 |
74 |
0 |
0 |
T10 |
0 |
431 |
0 |
0 |
T11 |
0 |
174 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
16 |
0 |
0 |
T24 |
14240782 |
2112 |
0 |
0 |
T25 |
7299656 |
0 |
0 |
0 |
T26 |
7078507 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
7803226 |
7800044 |
0 |
0 |
T2 |
5471042 |
5261326 |
0 |
0 |
T3 |
19537480 |
19534816 |
0 |
0 |
T4 |
11248888 |
11245262 |
0 |
0 |
T5 |
11705283 |
11702656 |
0 |
0 |
T6 |
22093625 |
22085374 |
0 |
0 |
T7 |
7453280 |
7450949 |
0 |
0 |
T8 |
15056669 |
15051008 |
0 |
0 |
T24 |
14240782 |
14240597 |
0 |
0 |
T25 |
7299656 |
7297029 |
0 |
0 |