Line Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T14,T19,T21 |
1 | 0 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T19,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1390629705 |
687158 |
0 |
0 |
T1 |
966072 |
27686 |
0 |
0 |
T2 |
27699 |
390 |
0 |
0 |
T3 |
146367 |
424 |
0 |
0 |
T4 |
47188 |
261 |
0 |
0 |
T5 |
0 |
10572 |
0 |
0 |
T9 |
13113 |
96 |
0 |
0 |
T10 |
0 |
7236 |
0 |
0 |
T11 |
0 |
14716 |
0 |
0 |
T12 |
0 |
353 |
0 |
0 |
T24 |
54401 |
0 |
0 |
0 |
T25 |
94787 |
0 |
0 |
0 |
T26 |
44682 |
0 |
0 |
0 |
T27 |
201461 |
0 |
0 |
0 |
T28 |
193847 |
0 |
0 |
0 |
T59 |
0 |
54 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8053543 |
7200063 |
0 |
0 |
T1 |
1951 |
1151 |
0 |
0 |
T2 |
425 |
25 |
0 |
0 |
T3 |
1219 |
19 |
0 |
0 |
T4 |
524 |
124 |
0 |
0 |
T6 |
404 |
4 |
0 |
0 |
T7 |
403 |
3 |
0 |
0 |
T8 |
404 |
4 |
0 |
0 |
T24 |
434 |
34 |
0 |
0 |
T25 |
403 |
3 |
0 |
0 |
T26 |
406 |
6 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1390629705 |
704 |
0 |
0 |
T1 |
966072 |
13 |
0 |
0 |
T2 |
27699 |
2 |
0 |
0 |
T3 |
146367 |
1 |
0 |
0 |
T4 |
47188 |
1 |
0 |
0 |
T5 |
0 |
18 |
0 |
0 |
T9 |
13113 |
1 |
0 |
0 |
T10 |
0 |
10 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
18 |
0 |
0 |
T24 |
54401 |
0 |
0 |
0 |
T25 |
94787 |
0 |
0 |
0 |
T26 |
44682 |
0 |
0 |
0 |
T27 |
201461 |
0 |
0 |
0 |
T28 |
193847 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1390629705 |
1388804891 |
0 |
0 |
T1 |
966072 |
965934 |
0 |
0 |
T2 |
27699 |
27606 |
0 |
0 |
T3 |
146367 |
146122 |
0 |
0 |
T4 |
47188 |
47105 |
0 |
0 |
T6 |
97121 |
97061 |
0 |
0 |
T7 |
193647 |
193581 |
0 |
0 |
T8 |
97125 |
97071 |
0 |
0 |
T24 |
54401 |
54327 |
0 |
0 |
T25 |
94787 |
94713 |
0 |
0 |
T26 |
44682 |
44602 |
0 |
0 |