Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T6,T56 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T56 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
220718 |
0 |
0 |
T1 |
1388528 |
240 |
0 |
0 |
T2 |
2943117 |
22 |
0 |
0 |
T3 |
2053881 |
0 |
0 |
0 |
T4 |
428912 |
0 |
0 |
0 |
T5 |
413688 |
0 |
0 |
0 |
T6 |
6940170 |
0 |
0 |
0 |
T7 |
326722 |
0 |
0 |
0 |
T8 |
1033649 |
288 |
0 |
0 |
T9 |
470883 |
40 |
0 |
0 |
T10 |
458037 |
80 |
0 |
0 |
T12 |
0 |
16 |
0 |
0 |
T13 |
0 |
84 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T17 |
0 |
14 |
0 |
0 |
T22 |
0 |
14 |
0 |
0 |
T24 |
1726680 |
16 |
0 |
0 |
T25 |
749670 |
0 |
0 |
0 |
T26 |
957620 |
16 |
0 |
0 |
T27 |
2474540 |
0 |
0 |
0 |
T28 |
474730 |
0 |
0 |
0 |
T29 |
117896 |
0 |
0 |
0 |
T30 |
211934 |
0 |
0 |
0 |
T40 |
626416 |
17 |
0 |
0 |
T41 |
0 |
17 |
0 |
0 |
T42 |
0 |
17 |
0 |
0 |
T47 |
357684 |
16 |
0 |
0 |
T48 |
0 |
14 |
0 |
0 |
T50 |
0 |
18 |
0 |
0 |
T51 |
0 |
16 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
T56 |
203414 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
223908 |
0 |
0 |
T1 |
1388528 |
240 |
0 |
0 |
T2 |
3256623 |
24 |
0 |
0 |
T3 |
2280489 |
0 |
0 |
0 |
T4 |
428912 |
0 |
0 |
0 |
T5 |
413688 |
0 |
0 |
0 |
T6 |
7670225 |
0 |
0 |
0 |
T7 |
326722 |
0 |
0 |
0 |
T8 |
41344 |
288 |
0 |
0 |
T9 |
11689 |
40 |
0 |
0 |
T10 |
14540 |
80 |
0 |
0 |
T12 |
0 |
16 |
0 |
0 |
T13 |
0 |
84 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T17 |
0 |
14 |
0 |
0 |
T22 |
0 |
14 |
0 |
0 |
T24 |
1726680 |
16 |
0 |
0 |
T25 |
749670 |
0 |
0 |
0 |
T26 |
957620 |
16 |
0 |
0 |
T27 |
2474540 |
0 |
0 |
0 |
T28 |
474730 |
0 |
0 |
0 |
T29 |
117896 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T40 |
13327 |
17 |
0 |
0 |
T41 |
0 |
17 |
0 |
0 |
T42 |
0 |
17 |
0 |
0 |
T47 |
737 |
16 |
0 |
0 |
T48 |
0 |
14 |
0 |
0 |
T50 |
0 |
18 |
0 |
0 |
T51 |
0 |
16 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T35,T36,T37 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T35,T36,T37 |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1875 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
3 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1957 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
3 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
2 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T35,T36,T37 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T35,T36,T37 |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1954 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
3 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
2 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1954 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
3 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T56,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T56,T23 |
1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
815 |
0 |
0 |
T3 |
1601 |
3 |
0 |
0 |
T6 |
41075 |
4 |
0 |
0 |
T7 |
525 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
900 |
0 |
0 |
T3 |
226608 |
3 |
0 |
0 |
T6 |
730055 |
4 |
0 |
0 |
T7 |
162836 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T30 |
211512 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T56,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T56,T23 |
1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
897 |
0 |
0 |
T3 |
226608 |
3 |
0 |
0 |
T6 |
730055 |
4 |
0 |
0 |
T7 |
162836 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T30 |
211512 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
897 |
0 |
0 |
T3 |
1601 |
3 |
0 |
0 |
T6 |
41075 |
4 |
0 |
0 |
T7 |
525 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T56,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T56,T23 |
1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
851 |
0 |
0 |
T3 |
1601 |
3 |
0 |
0 |
T6 |
41075 |
4 |
0 |
0 |
T7 |
525 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
933 |
0 |
0 |
T3 |
226608 |
3 |
0 |
0 |
T6 |
730055 |
4 |
0 |
0 |
T7 |
162836 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T30 |
211512 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T56,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T56,T23 |
1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
931 |
0 |
0 |
T3 |
226608 |
3 |
0 |
0 |
T6 |
730055 |
4 |
0 |
0 |
T7 |
162836 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T30 |
211512 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
931 |
0 |
0 |
T3 |
1601 |
3 |
0 |
0 |
T6 |
41075 |
4 |
0 |
0 |
T7 |
525 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T56,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T56,T23 |
1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
830 |
0 |
0 |
T3 |
1601 |
3 |
0 |
0 |
T6 |
41075 |
4 |
0 |
0 |
T7 |
525 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
915 |
0 |
0 |
T3 |
226608 |
3 |
0 |
0 |
T6 |
730055 |
4 |
0 |
0 |
T7 |
162836 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T30 |
211512 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T56,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T56,T23 |
1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
912 |
0 |
0 |
T3 |
226608 |
3 |
0 |
0 |
T6 |
730055 |
4 |
0 |
0 |
T7 |
162836 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T30 |
211512 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
912 |
0 |
0 |
T3 |
1601 |
3 |
0 |
0 |
T6 |
41075 |
4 |
0 |
0 |
T7 |
525 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
880 |
0 |
0 |
T3 |
1601 |
2 |
0 |
0 |
T6 |
41075 |
4 |
0 |
0 |
T7 |
525 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
964 |
0 |
0 |
T3 |
226608 |
2 |
0 |
0 |
T6 |
730055 |
4 |
0 |
0 |
T7 |
162836 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T30 |
211512 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
962 |
0 |
0 |
T3 |
226608 |
2 |
0 |
0 |
T6 |
730055 |
4 |
0 |
0 |
T7 |
162836 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T30 |
211512 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
962 |
0 |
0 |
T3 |
1601 |
2 |
0 |
0 |
T6 |
41075 |
4 |
0 |
0 |
T7 |
525 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T33,T118,T125 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T33,T118,T125 |
1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
531 |
0 |
0 |
T3 |
1601 |
1 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
525 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
615 |
0 |
0 |
T3 |
226608 |
1 |
0 |
0 |
T6 |
730055 |
2 |
0 |
0 |
T7 |
162836 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T30 |
211512 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T12,T185 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T10,T12,T185 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1135 |
0 |
0 |
T1 |
35063 |
12 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
1 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
13 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
6 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1256 |
0 |
0 |
T1 |
138503 |
12 |
0 |
0 |
T2 |
313506 |
2 |
0 |
0 |
T3 |
226608 |
1 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
13 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
6 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T25,T27 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T25,T27 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
2863 |
0 |
0 |
T2 |
13507 |
20 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T15 |
0 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
20 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
20 |
0 |
0 |
T28 |
488 |
20 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
2949 |
0 |
0 |
T2 |
313506 |
20 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T15 |
0 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
20 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
20 |
0 |
0 |
T28 |
236877 |
20 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T25,T27 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T25,T27 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
2946 |
0 |
0 |
T2 |
313506 |
20 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T15 |
0 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
20 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
20 |
0 |
0 |
T28 |
236877 |
20 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
2946 |
0 |
0 |
T2 |
13507 |
20 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T15 |
0 |
20 |
0 |
0 |
T17 |
0 |
20 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
20 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
20 |
0 |
0 |
T28 |
488 |
20 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T25 |
1 | 0 | Covered | T2,T6,T25 |
1 | 1 | Covered | T2,T6,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T25 |
1 | 0 | Covered | T2,T6,T29 |
1 | 1 | Covered | T2,T6,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
6560 |
0 |
0 |
T2 |
13507 |
101 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
20 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
1 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
1 |
0 |
0 |
T28 |
488 |
1 |
0 |
0 |
T29 |
507 |
20 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
6649 |
0 |
0 |
T2 |
313506 |
101 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T6 |
730055 |
20 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
1 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
1 |
0 |
0 |
T28 |
236877 |
1 |
0 |
0 |
T29 |
58441 |
20 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T25 |
1 | 0 | Covered | T2,T6,T25 |
1 | 1 | Covered | T2,T6,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T25 |
1 | 0 | Covered | T2,T6,T29 |
1 | 1 | Covered | T2,T6,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
6644 |
0 |
0 |
T2 |
313506 |
101 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T6 |
730055 |
20 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
1 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
1 |
0 |
0 |
T28 |
236877 |
1 |
0 |
0 |
T29 |
58441 |
20 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
6644 |
0 |
0 |
T2 |
13507 |
101 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
20 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
1 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
1 |
0 |
0 |
T28 |
488 |
1 |
0 |
0 |
T29 |
507 |
20 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T2,T6,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T2,T6,T29 |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
7819 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
105 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
22 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
1 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
7910 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
105 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
22 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
1 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T2,T6,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T2,T6,T29 |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
7904 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
105 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
22 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
1 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
7904 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
105 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
22 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
1 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T29 |
1 | 0 | Covered | T2,T6,T29 |
1 | 1 | Covered | T2,T6,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T29 |
1 | 0 | Covered | T2,T6,T29 |
1 | 1 | Covered | T2,T6,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
6474 |
0 |
0 |
T2 |
13507 |
100 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
20 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
6562 |
0 |
0 |
T2 |
313506 |
100 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T6 |
730055 |
20 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T29 |
1 | 0 | Covered | T2,T6,T29 |
1 | 1 | Covered | T2,T6,T29 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T29 |
1 | 0 | Covered | T2,T6,T29 |
1 | 1 | Covered | T2,T6,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
6558 |
0 |
0 |
T2 |
313506 |
100 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T6 |
730055 |
20 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
6558 |
0 |
0 |
T2 |
13507 |
100 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
20 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T9 |
1 | 0 | Covered | T2,T6,T9 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T9 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T2,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
872 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
1 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
961 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T6 |
730055 |
1 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T9 |
1 | 0 | Covered | T2,T6,T9 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T9 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T2,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
958 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T6 |
730055 |
1 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
958 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
1 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1822 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
3 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
1 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1908 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
3 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
1 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1905 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
3 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
1 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1905 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
3 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
1 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T24,T26 |
1 | 0 | Covered | T2,T24,T26 |
1 | 1 | Covered | T2,T24,T26 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T24,T26 |
1 | 0 | Covered | T24,T26,T47 |
1 | 1 | Covered | T2,T24,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1106 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T24 |
716 |
5 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
5 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T50 |
0 |
6 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1189 |
0 |
0 |
T2 |
313506 |
2 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T24 |
171952 |
5 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
5 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T50 |
0 |
6 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T24,T26 |
1 | 0 | Covered | T2,T24,T26 |
1 | 1 | Covered | T24,T26,T47 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T24,T26 |
1 | 0 | Covered | T24,T26,T47 |
1 | 1 | Covered | T2,T24,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1186 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T24 |
171952 |
5 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
5 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T50 |
0 |
6 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1186 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T24 |
716 |
5 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
5 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T50 |
0 |
6 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T24,T26 |
1 | 0 | Covered | T2,T24,T26 |
1 | 1 | Covered | T24,T26,T47 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T24,T26 |
1 | 0 | Covered | T24,T26,T47 |
1 | 1 | Covered | T24,T26,T47 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
956 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T8 |
41344 |
0 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T17 |
0 |
3 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
716 |
3 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
3 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1044 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T17 |
0 |
3 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
171952 |
3 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
3 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T24,T26,T47 |
1 | 0 | Covered | T24,T26,T47 |
1 | 1 | Covered | T24,T26,T47 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T24,T26,T47 |
1 | 0 | Covered | T24,T26,T47 |
1 | 1 | Covered | T24,T26,T47 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1039 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T8 |
992305 |
0 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T17 |
0 |
3 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
171952 |
3 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
3 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |
T30 |
211512 |
0 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
201405 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1039 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T8 |
41344 |
0 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T17 |
0 |
3 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T24 |
716 |
3 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
3 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
T30 |
422 |
0 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
2009 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
6634 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
70 |
0 |
0 |
T16 |
0 |
51 |
0 |
0 |
T40 |
13327 |
77 |
0 |
0 |
T41 |
4865 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
70 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
79 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
6719 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
70 |
0 |
0 |
T16 |
0 |
51 |
0 |
0 |
T40 |
626416 |
78 |
0 |
0 |
T41 |
240844 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
70 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
79 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
6717 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
70 |
0 |
0 |
T16 |
0 |
51 |
0 |
0 |
T40 |
626416 |
78 |
0 |
0 |
T41 |
240844 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
70 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
79 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
6717 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
70 |
0 |
0 |
T16 |
0 |
51 |
0 |
0 |
T40 |
13327 |
78 |
0 |
0 |
T41 |
4865 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
70 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
79 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
6609 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T16 |
0 |
66 |
0 |
0 |
T40 |
13327 |
82 |
0 |
0 |
T41 |
4865 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
82 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
88 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
6699 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T16 |
0 |
66 |
0 |
0 |
T40 |
626416 |
82 |
0 |
0 |
T41 |
240844 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
82 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
88 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
6695 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T16 |
0 |
66 |
0 |
0 |
T40 |
626416 |
82 |
0 |
0 |
T41 |
240844 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
82 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
88 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
6695 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T16 |
0 |
66 |
0 |
0 |
T40 |
13327 |
82 |
0 |
0 |
T41 |
4865 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
82 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
88 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
6773 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
86 |
0 |
0 |
T16 |
0 |
66 |
0 |
0 |
T40 |
13327 |
66 |
0 |
0 |
T41 |
4865 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
77 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
81 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
6860 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
86 |
0 |
0 |
T16 |
0 |
66 |
0 |
0 |
T40 |
626416 |
66 |
0 |
0 |
T41 |
240844 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
77 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
81 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
6856 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
86 |
0 |
0 |
T16 |
0 |
66 |
0 |
0 |
T40 |
626416 |
66 |
0 |
0 |
T41 |
240844 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
77 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
81 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
6856 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
86 |
0 |
0 |
T16 |
0 |
66 |
0 |
0 |
T40 |
13327 |
66 |
0 |
0 |
T41 |
4865 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
77 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
81 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
6454 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T16 |
0 |
61 |
0 |
0 |
T40 |
13327 |
52 |
0 |
0 |
T41 |
4865 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
60 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
62 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
6539 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T16 |
0 |
61 |
0 |
0 |
T40 |
626416 |
52 |
0 |
0 |
T41 |
240844 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
60 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
62 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
6535 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T16 |
0 |
61 |
0 |
0 |
T40 |
626416 |
52 |
0 |
0 |
T41 |
240844 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
60 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
62 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
6535 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T16 |
0 |
61 |
0 |
0 |
T40 |
13327 |
52 |
0 |
0 |
T41 |
4865 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
T46 |
0 |
60 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
51 |
0 |
0 |
T69 |
0 |
62 |
0 |
0 |
T70 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1032 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
13327 |
1 |
0 |
0 |
T41 |
4865 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1119 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
626416 |
1 |
0 |
0 |
T41 |
240844 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1114 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
626416 |
1 |
0 |
0 |
T41 |
240844 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1114 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
13327 |
1 |
0 |
0 |
T41 |
4865 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1063 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
13327 |
1 |
0 |
0 |
T41 |
4865 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1148 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
626416 |
1 |
0 |
0 |
T41 |
240844 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1145 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
626416 |
1 |
0 |
0 |
T41 |
240844 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1145 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
13327 |
1 |
0 |
0 |
T41 |
4865 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1039 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
13327 |
1 |
0 |
0 |
T41 |
4865 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1119 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
626416 |
1 |
0 |
0 |
T41 |
240844 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1116 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
626416 |
1 |
0 |
0 |
T41 |
240844 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1116 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
13327 |
1 |
0 |
0 |
T41 |
4865 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1040 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
13327 |
1 |
0 |
0 |
T41 |
4865 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1124 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
626416 |
1 |
0 |
0 |
T41 |
240844 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T40,T41,T42 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1121 |
0 |
0 |
T9 |
470883 |
0 |
0 |
0 |
T10 |
458037 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
626416 |
1 |
0 |
0 |
T41 |
240844 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
357684 |
0 |
0 |
0 |
T48 |
86592 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
T65 |
63012 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1121 |
0 |
0 |
T9 |
11689 |
0 |
0 |
0 |
T10 |
14540 |
0 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T40 |
13327 |
1 |
0 |
0 |
T41 |
4865 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
737 |
0 |
0 |
0 |
T48 |
693 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
405 |
0 |
0 |
0 |
T53 |
501 |
0 |
0 |
0 |
T54 |
433 |
0 |
0 |
0 |
T65 |
525 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
7436 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
2 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
77 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
7521 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
2 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
78 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
7516 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
2 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
78 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
7516 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
2 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
78 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
7251 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
82 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
7337 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
82 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
7332 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
82 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
7332 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
82 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
7425 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
66 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
7512 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
66 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
7509 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
66 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
7509 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
66 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
7123 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
52 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
7208 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
52 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T40,T41,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T40,T41,T42 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
7202 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
52 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
7202 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
52 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1795 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
2 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1876 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
2 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1873 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
2 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1873 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
2 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1683 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1767 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1763 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1763 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1686 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1769 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1766 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1766 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1683 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1768 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1764 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1764 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1783 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
2 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1872 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
2 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1868 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
2 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1868 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
2 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1709 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1797 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1793 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1793 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1667 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1746 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1744 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1744 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1680 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1763 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T75,T76,T35 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T75,T76,T35 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1760 |
0 |
0 |
T1 |
138503 |
15 |
0 |
0 |
T2 |
313506 |
1 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1760 |
0 |
0 |
T1 |
35063 |
15 |
0 |
0 |
T2 |
13507 |
1 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T10,T12,T185 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T10,T12,T185 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_combo_intr_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
1113 |
0 |
0 |
T1 |
35063 |
12 |
0 |
0 |
T2 |
13507 |
2 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T4 |
425 |
0 |
0 |
0 |
T5 |
427 |
0 |
0 |
0 |
T6 |
41075 |
0 |
0 |
0 |
T8 |
0 |
13 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
6 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
1198 |
0 |
0 |
T1 |
138503 |
12 |
0 |
0 |
T2 |
313506 |
2 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T4 |
53189 |
0 |
0 |
0 |
T5 |
51284 |
0 |
0 |
0 |
T6 |
730055 |
0 |
0 |
0 |
T8 |
0 |
13 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
6 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T9 |
1 | 0 | Covered | T2,T6,T9 |
1 | 1 | Covered | T2,T6,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T6,T9 |
1 | 0 | Covered | T2,T6,T9 |
1 | 1 | Covered | T2,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7280107 |
666 |
0 |
0 |
T2 |
13507 |
3 |
0 |
0 |
T3 |
1601 |
0 |
0 |
0 |
T6 |
41075 |
3 |
0 |
0 |
T7 |
525 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T24 |
716 |
0 |
0 |
0 |
T25 |
496 |
0 |
0 |
0 |
T26 |
759 |
0 |
0 |
0 |
T27 |
493 |
0 |
0 |
0 |
T28 |
488 |
0 |
0 |
0 |
T29 |
507 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1305000248 |
750 |
0 |
0 |
T2 |
313506 |
3 |
0 |
0 |
T3 |
226608 |
0 |
0 |
0 |
T6 |
730055 |
3 |
0 |
0 |
T7 |
162836 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T24 |
171952 |
0 |
0 |
0 |
T25 |
74471 |
0 |
0 |
0 |
T26 |
95003 |
0 |
0 |
0 |
T27 |
246961 |
0 |
0 |
0 |
T28 |
236877 |
0 |
0 |
0 |
T29 |
58441 |
0 |
0 |
0 |