Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T6 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T3,T6 |
1 | - | Covered | T1,T2,T3 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T5 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T4,T5 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
102812018 |
0 |
0 |
T1 |
1108024 |
161725 |
0 |
0 |
T2 |
3135060 |
9344 |
0 |
0 |
T3 |
2266080 |
0 |
0 |
0 |
T4 |
425512 |
0 |
0 |
0 |
T5 |
410272 |
0 |
0 |
0 |
T6 |
7300550 |
0 |
0 |
0 |
T7 |
325672 |
0 |
0 |
0 |
T8 |
0 |
124656 |
0 |
0 |
T9 |
470883 |
27659 |
0 |
0 |
T10 |
458037 |
38008 |
0 |
0 |
T12 |
0 |
15231 |
0 |
0 |
T13 |
0 |
71143 |
0 |
0 |
T14 |
0 |
818 |
0 |
0 |
T16 |
0 |
763 |
0 |
0 |
T17 |
0 |
3064 |
0 |
0 |
T22 |
0 |
6189 |
0 |
0 |
T24 |
1719520 |
6638 |
0 |
0 |
T25 |
744710 |
0 |
0 |
0 |
T26 |
950030 |
3732 |
0 |
0 |
T27 |
2469610 |
0 |
0 |
0 |
T28 |
473754 |
0 |
0 |
0 |
T29 |
116882 |
0 |
0 |
0 |
T40 |
626416 |
16314 |
0 |
0 |
T41 |
240844 |
17651 |
0 |
0 |
T42 |
0 |
2792 |
0 |
0 |
T47 |
357684 |
13023 |
0 |
0 |
T48 |
0 |
2865 |
0 |
0 |
T49 |
0 |
701 |
0 |
0 |
T50 |
0 |
7838 |
0 |
0 |
T51 |
0 |
7892 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T53 |
250988 |
0 |
0 |
0 |
T54 |
210183 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
269363959 |
236838258 |
0 |
0 |
T1 |
1297331 |
1279534 |
0 |
0 |
T2 |
499759 |
232434 |
0 |
0 |
T3 |
59237 |
44437 |
0 |
0 |
T4 |
15725 |
925 |
0 |
0 |
T5 |
15799 |
999 |
0 |
0 |
T6 |
1519775 |
1367705 |
0 |
0 |
T24 |
26492 |
11692 |
0 |
0 |
T25 |
18352 |
3552 |
0 |
0 |
T26 |
28083 |
13283 |
0 |
0 |
T27 |
18241 |
3441 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
113757 |
0 |
0 |
T1 |
1108024 |
120 |
0 |
0 |
T2 |
2821554 |
11 |
0 |
0 |
T3 |
2039472 |
0 |
0 |
0 |
T4 |
425512 |
0 |
0 |
0 |
T5 |
410272 |
0 |
0 |
0 |
T6 |
6570495 |
0 |
0 |
0 |
T7 |
325672 |
0 |
0 |
0 |
T8 |
992305 |
144 |
0 |
0 |
T9 |
470883 |
20 |
0 |
0 |
T10 |
458037 |
40 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
0 |
42 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T17 |
0 |
7 |
0 |
0 |
T22 |
0 |
7 |
0 |
0 |
T24 |
1719520 |
8 |
0 |
0 |
T25 |
744710 |
0 |
0 |
0 |
T26 |
950030 |
8 |
0 |
0 |
T27 |
2469610 |
0 |
0 |
0 |
T28 |
473754 |
0 |
0 |
0 |
T29 |
116882 |
0 |
0 |
0 |
T30 |
211512 |
0 |
0 |
0 |
T40 |
626416 |
9 |
0 |
0 |
T41 |
0 |
9 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T47 |
357684 |
8 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T50 |
0 |
9 |
0 |
0 |
T51 |
0 |
8 |
0 |
0 |
T52 |
50602 |
0 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
201405 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
5124611 |
5112734 |
0 |
0 |
T2 |
11599722 |
11556432 |
0 |
0 |
T3 |
8384496 |
8381684 |
0 |
0 |
T4 |
1967993 |
1965255 |
0 |
0 |
T5 |
1897508 |
1894215 |
0 |
0 |
T6 |
27012035 |
26906918 |
0 |
0 |
T24 |
6362224 |
6359819 |
0 |
0 |
T25 |
2755427 |
2751838 |
0 |
0 |
T26 |
3515111 |
3512891 |
0 |
0 |
T27 |
9137557 |
9135411 |
0 |
0 |