Line Coverage for Module :
sysrst_ctrl
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
CONT_ASSIGN | 67 | 1 | 1 | 100.00 |
CONT_ASSIGN | 105 | 1 | 1 | 100.00 |
CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
CONT_ASSIGN | 107 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
CONT_ASSIGN | 110 | 1 | 1 | 100.00 |
CONT_ASSIGN | 112 | 1 | 1 | 100.00 |
CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
CONT_ASSIGN | 303 | 1 | 1 | 100.00 |
CONT_ASSIGN | 304 | 1 | 1 | 100.00 |
CONT_ASSIGN | 305 | 1 | 1 | 100.00 |
CONT_ASSIGN | 306 | 1 | 1 | 100.00 |
CONT_ASSIGN | 307 | 1 | 1 | 100.00 |
CONT_ASSIGN | 308 | 1 | 1 | 100.00 |
CONT_ASSIGN | 310 | 1 | 1 | 100.00 |
CONT_ASSIGN | 311 | 1 | 1 | 100.00 |
CONT_ASSIGN | 329 | 1 | 1 | 100.00 |
CONT_ASSIGN | 332 | 1 | 1 | 100.00 |
CONT_ASSIGN | 334 | 1 | 1 | 100.00 |
ALWAYS | 338 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
67 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
108 |
1 |
1 |
109 |
1 |
1 |
110 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
303 |
1 |
1 |
304 |
1 |
1 |
305 |
1 |
1 |
306 |
1 |
1 |
307 |
1 |
1 |
308 |
1 |
1 |
310 |
1 |
1 |
311 |
1 |
1 |
329 |
1 |
1 |
332 |
1 |
1 |
334 |
1 |
1 |
338 |
1 |
1 |
339 |
1 |
1 |
342 |
1 |
1 |
Cond Coverage for Module :
sysrst_ctrl
| Total | Covered | Percent |
Conditions | 61 | 59 | 96.72 |
Logical | 61 | 59 | 96.72 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 67
SUB-EXPRESSION (reg2hw.alert_test.q & reg2hw.alert_test.qe)
---------1--------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T52,T246,T187 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T52,T246,T198 |
LINE 105
EXPRESSION (reg2hw.key_invert_ctl.pwrb_in.q ^ cio_pwrb_in_i)
---------------1--------------- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
LINE 106
EXPRESSION (reg2hw.key_invert_ctl.key0_in.q ^ cio_key0_in_i)
---------------1--------------- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
LINE 107
EXPRESSION (reg2hw.key_invert_ctl.key1_in.q ^ cio_key1_in_i)
---------------1--------------- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
LINE 108
EXPRESSION (reg2hw.key_invert_ctl.key2_in.q ^ cio_key2_in_i)
---------------1--------------- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
LINE 109
EXPRESSION (reg2hw.key_invert_ctl.ac_present.q ^ cio_ac_present_i)
-----------------1---------------- --------2-------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
LINE 110
EXPRESSION (reg2hw.key_invert_ctl.lid_open.q ^ cio_lid_open_i)
----------------1--------------- -------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T4,T5,T2 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
LINE 303
EXPRESSION (reg2hw.key_invert_ctl.pwrb_out.q ^ pwrb_out_int)
----------------1--------------- ------2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
LINE 304
EXPRESSION (reg2hw.key_invert_ctl.key0_out.q ^ key0_out_int)
----------------1--------------- ------2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
LINE 305
EXPRESSION (reg2hw.key_invert_ctl.key1_out.q ^ key1_out_int)
----------------1--------------- ------2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
LINE 306
EXPRESSION (reg2hw.key_invert_ctl.key2_out.q ^ key2_out_int)
----------------1--------------- ------2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Covered | T2,T25,T27 |
LINE 307
EXPRESSION (reg2hw.key_invert_ctl.bat_disable.q ^ aon_bat_disable_out_int)
-----------------1----------------- -----------2-----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Not Covered | |
LINE 308
EXPRESSION (reg2hw.key_invert_ctl.z3_wakeup.q ^ aon_z3_wakeup_out_int)
----------------1---------------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T2,T25,T27 |
1 | 1 | Not Covered | |
LINE 329
EXPRESSION (aon_ulp_wakeup_pulse_int || aon_sysrst_ctrl_combo_intr || aon_sysrst_ctrl_key_intr)
------------1----------- -------------2------------ ------------3-----------
-1- | -2- | -3- | Status | Tests |
0 | 0 | 0 | Covered | T1,T4,T5 |
0 | 0 | 1 | Covered | T2,T6,T9 |
0 | 1 | 0 | Covered | T1,T2,T8 |
1 | 0 | 0 | Covered | T3,T6,T7 |
LINE 342
EXPRESSION ((aon_intr_req && ((!aon_intr_ack))) || aon_intr_event_pulse)
-----------------1----------------- ----------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
LINE 342
SUB-EXPRESSION (aon_intr_req && ((!aon_intr_ack)))
------1----- --------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
sysrst_ctrl
| Total | Covered | Percent |
Totals |
47 |
47 |
100.00 |
Total Bits |
374 |
374 |
100.00 |
Total Bits 0->1 |
187 |
187 |
100.00 |
Total Bits 1->0 |
187 |
187 |
100.00 |
| | | |
Ports |
47 |
47 |
100.00 |
Port Bits |
374 |
374 |
100.00 |
Port Bits 0->1 |
187 |
187 |
100.00 |
Port Bits 1->0 |
187 |
187 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
clk_aon_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
rst_ni |
Yes |
Yes |
T1,T2,T6 |
Yes |
T1,T4,T5 |
INPUT |
rst_aon_ni |
Yes |
Yes |
T1,T2,T6 |
Yes |
T1,T4,T5 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T4,T2 |
Yes |
T1,T4,T5 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T5,T2 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T2,T6,T9 |
Yes |
T2,T6,T9 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_user.rsp_intg[5:0] |
Yes |
Yes |
*T1,*T5,T2 |
Yes |
T1,T5,T2 |
OUTPUT |
tl_o.d_user.rsp_intg[6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T1,T5,T2 |
Yes |
T1,T5,T2 |
OUTPUT |
tl_o.d_sink |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T4,T5 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T52,T246,T198 |
Yes |
T52,T246,T198 |
INPUT |
alert_rx_i[0].ping_n |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
alert_rx_i[0].ping_p |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T52,T246,T198 |
Yes |
T52,T246,T198 |
OUTPUT |
wkup_req_o |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
rst_req_o |
Yes |
Yes |
T1,T8,T9 |
Yes |
T1,T8,T9 |
OUTPUT |
intr_event_detected_o |
Yes |
Yes |
T2,T3,T6 |
Yes |
T2,T3,T6 |
OUTPUT |
cio_ac_present_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
cio_ec_rst_l_i |
Yes |
Yes |
T4,T5,T2 |
Yes |
T4,T5,T2 |
INPUT |
cio_key0_in_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
cio_key1_in_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
cio_key2_in_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
cio_pwrb_in_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
cio_lid_open_i |
Yes |
Yes |
T4,T5,T2 |
Yes |
T4,T5,T2 |
INPUT |
cio_flash_wp_l_i |
Yes |
Yes |
T4,T5,T2 |
Yes |
T4,T5,T2 |
INPUT |
cio_bat_disable_o |
Yes |
Yes |
T1,T2,T6 |
Yes |
T1,T2,T6 |
OUTPUT |
cio_flash_wp_l_o |
Yes |
Yes |
T2,T6,T29 |
Yes |
T2,T6,T29 |
OUTPUT |
cio_ec_rst_l_o |
Yes |
Yes |
T1,T2,T6 |
Yes |
T1,T2,T6 |
OUTPUT |
cio_key0_out_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
cio_key1_out_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
cio_key2_out_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
cio_pwrb_out_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
cio_z3_wakeup_o |
Yes |
Yes |
T2,T3,T6 |
Yes |
T2,T3,T6 |
OUTPUT |
cio_bat_disable_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_flash_wp_l_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_ec_rst_l_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_key0_out_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_key1_out_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_key2_out_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_pwrb_out_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_z3_wakeup_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
*Tests covering at least one bit in the range
Branch Coverage for Module :
sysrst_ctrl
| Line No. | Total | Covered | Percent |
Branches |
|
2 |
2 |
100.00 |
IF |
338 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 338 if ((~rst_aon_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Module :
sysrst_ctrl
Assertion Details
AlertKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
BatOEnIsOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
BatOKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
ECRSTOEnIsOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
ECRSTOKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
FlashWpOEnIsOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
FlashWpOKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
FpvSecCmRegWeOnehotCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
80 |
0 |
0 |
T31 |
211168 |
0 |
0 |
0 |
T144 |
403267 |
20 |
0 |
0 |
T168 |
83890 |
0 |
0 |
0 |
T193 |
212963 |
0 |
0 |
0 |
T231 |
151517 |
0 |
0 |
0 |
T237 |
106769 |
0 |
0 |
0 |
T249 |
0 |
20 |
0 |
0 |
T250 |
0 |
10 |
0 |
0 |
T265 |
0 |
20 |
0 |
0 |
T266 |
0 |
10 |
0 |
0 |
T267 |
144632 |
0 |
0 |
0 |
T268 |
51266 |
0 |
0 |
0 |
T269 |
57988 |
0 |
0 |
0 |
T270 |
255654 |
0 |
0 |
0 |
IntrEventOKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
Key0OEnIsOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
Key0OKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
Key1OEnIsOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
Key1OKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
Key2OEnIsOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
Key2OKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
OTRstOKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
OTWkOKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
PwrbOEnIsOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
PwrbOKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
TlOAReadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
TlODValidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
Z3WakeupOEnIsOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |
Z3WwakupOKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236222098 |
1234385056 |
0 |
0 |
T1 |
138503 |
138182 |
0 |
0 |
T2 |
313506 |
312336 |
0 |
0 |
T3 |
226608 |
226532 |
0 |
0 |
T4 |
53189 |
53115 |
0 |
0 |
T5 |
51284 |
51195 |
0 |
0 |
T6 |
730055 |
727214 |
0 |
0 |
T24 |
171952 |
171887 |
0 |
0 |
T25 |
74471 |
74374 |
0 |
0 |
T26 |
95003 |
94943 |
0 |
0 |
T27 |
246961 |
246903 |
0 |
0 |