Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T25,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T25,T2 |
1 | 1 | Covered | T4,T25,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T25,T2 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T25,T2 |
1 | 1 | Covered | T4,T25,T2 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T7 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T2,T3,T7 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T11,T14,T15 |
1 | - | Covered | T2,T3,T7 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T7 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T2,T3,T7 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2,T3,T7 |
0 |
0 |
1 |
Covered |
T2,T3,T7 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2,T3,T7 |
0 |
0 |
1 |
Covered |
T2,T3,T7 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
119307594 |
0 |
0 |
T1 |
607770 |
0 |
0 |
0 |
T2 |
2424821 |
114972 |
0 |
0 |
T3 |
6332339 |
17334 |
0 |
0 |
T4 |
858792 |
0 |
0 |
0 |
T5 |
314751 |
0 |
0 |
0 |
T6 |
160008 |
0 |
0 |
0 |
T7 |
3531752 |
149943 |
0 |
0 |
T8 |
7306992 |
91039 |
0 |
0 |
T9 |
518327 |
45390 |
0 |
0 |
T10 |
170885 |
10833 |
0 |
0 |
T13 |
0 |
17545 |
0 |
0 |
T25 |
1396465 |
0 |
0 |
0 |
T26 |
1458315 |
0 |
0 |
0 |
T27 |
1762288 |
0 |
0 |
0 |
T28 |
2859192 |
2509 |
0 |
0 |
T29 |
612360 |
0 |
0 |
0 |
T30 |
1454611 |
0 |
0 |
0 |
T31 |
763022 |
0 |
0 |
0 |
T32 |
5519100 |
0 |
0 |
0 |
T33 |
0 |
16931 |
0 |
0 |
T38 |
0 |
2296 |
0 |
0 |
T50 |
236235 |
0 |
0 |
0 |
T51 |
960678 |
2929 |
0 |
0 |
T52 |
0 |
12280 |
0 |
0 |
T59 |
0 |
17496 |
0 |
0 |
T60 |
0 |
1454 |
0 |
0 |
T61 |
0 |
3164 |
0 |
0 |
T62 |
0 |
2320 |
0 |
0 |
T63 |
0 |
494 |
0 |
0 |
T64 |
0 |
12941 |
0 |
0 |
T65 |
0 |
16447 |
0 |
0 |
T66 |
0 |
3655 |
0 |
0 |
T67 |
0 |
3462 |
0 |
0 |
T68 |
94109 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
346876369 |
315465219 |
0 |
0 |
T1 |
7960069 |
7945269 |
0 |
0 |
T2 |
1026528 |
950863 |
0 |
0 |
T3 |
629851 |
613756 |
0 |
0 |
T4 |
84730 |
10730 |
0 |
0 |
T5 |
15503 |
703 |
0 |
0 |
T6 |
16428 |
1628 |
0 |
0 |
T25 |
18204 |
3404 |
0 |
0 |
T26 |
18759 |
3959 |
0 |
0 |
T27 |
14985 |
185 |
0 |
0 |
T28 |
28416 |
13616 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
119271 |
0 |
0 |
T1 |
607770 |
0 |
0 |
0 |
T2 |
2424821 |
94 |
0 |
0 |
T3 |
6332339 |
45 |
0 |
0 |
T4 |
858792 |
0 |
0 |
0 |
T5 |
314751 |
0 |
0 |
0 |
T6 |
160008 |
0 |
0 |
0 |
T7 |
3531752 |
88 |
0 |
0 |
T8 |
7306992 |
112 |
0 |
0 |
T9 |
518327 |
27 |
0 |
0 |
T10 |
170885 |
35 |
0 |
0 |
T13 |
0 |
48 |
0 |
0 |
T25 |
1396465 |
0 |
0 |
0 |
T26 |
1458315 |
0 |
0 |
0 |
T27 |
1762288 |
0 |
0 |
0 |
T28 |
2859192 |
6 |
0 |
0 |
T29 |
612360 |
0 |
0 |
0 |
T30 |
1454611 |
0 |
0 |
0 |
T31 |
763022 |
0 |
0 |
0 |
T32 |
5519100 |
0 |
0 |
0 |
T33 |
0 |
9 |
0 |
0 |
T38 |
0 |
7 |
0 |
0 |
T50 |
236235 |
0 |
0 |
0 |
T51 |
960678 |
6 |
0 |
0 |
T52 |
0 |
9 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
7 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T63 |
0 |
6 |
0 |
0 |
T64 |
0 |
8 |
0 |
0 |
T65 |
0 |
9 |
0 |
0 |
T66 |
0 |
8 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T68 |
94109 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3747915 |
3747878 |
0 |
0 |
T2 |
3900799 |
3894361 |
0 |
0 |
T3 |
7557953 |
7542228 |
0 |
0 |
T4 |
10591768 |
10579003 |
0 |
0 |
T5 |
3881929 |
3878303 |
0 |
0 |
T6 |
1973432 |
1970953 |
0 |
0 |
T25 |
7381315 |
7378429 |
0 |
0 |
T26 |
2345985 |
2343987 |
0 |
0 |
T27 |
2103376 |
2100009 |
0 |
0 |
T28 |
3412584 |
3409513 |
0 |
0 |