Line Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T10,T12 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T10,T12 |
1 | 1 | Covered | T1,T10,T12 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T10,T12 |
1 | 0 | Covered | T1,T10,T12 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T10,T12 |
1 | 1 | Covered | T1,T10,T12 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T10,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T10,T12 |
0 |
0 |
1 |
Covered |
T1,T10,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T10,T12 |
0 |
0 |
1 |
Covered |
T1,T10,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1396952907 |
794700 |
0 |
0 |
T1 |
101295 |
549 |
0 |
0 |
T2 |
105427 |
0 |
0 |
0 |
T3 |
204269 |
0 |
0 |
0 |
T7 |
126134 |
0 |
0 |
0 |
T10 |
0 |
872 |
0 |
0 |
T12 |
0 |
3288 |
0 |
0 |
T14 |
0 |
3190 |
0 |
0 |
T17 |
0 |
1207 |
0 |
0 |
T20 |
0 |
1703 |
0 |
0 |
T21 |
0 |
523 |
0 |
0 |
T22 |
0 |
2935 |
0 |
0 |
T23 |
0 |
3777 |
0 |
0 |
T24 |
0 |
3419 |
0 |
0 |
T25 |
199495 |
0 |
0 |
0 |
T26 |
63405 |
0 |
0 |
0 |
T27 |
56848 |
0 |
0 |
0 |
T28 |
92232 |
0 |
0 |
0 |
T29 |
21870 |
0 |
0 |
0 |
T30 |
50159 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9375037 |
8526087 |
0 |
0 |
T1 |
215137 |
214737 |
0 |
0 |
T2 |
27744 |
25699 |
0 |
0 |
T3 |
17023 |
16588 |
0 |
0 |
T4 |
2290 |
290 |
0 |
0 |
T5 |
419 |
19 |
0 |
0 |
T6 |
444 |
44 |
0 |
0 |
T25 |
492 |
92 |
0 |
0 |
T26 |
507 |
107 |
0 |
0 |
T27 |
405 |
5 |
0 |
0 |
T28 |
768 |
368 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1396952907 |
761 |
0 |
0 |
T1 |
101295 |
2 |
0 |
0 |
T2 |
105427 |
0 |
0 |
0 |
T3 |
204269 |
0 |
0 |
0 |
T7 |
126134 |
0 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T17 |
0 |
3 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
199495 |
0 |
0 |
0 |
T26 |
63405 |
0 |
0 |
0 |
T27 |
56848 |
0 |
0 |
0 |
T28 |
92232 |
0 |
0 |
0 |
T29 |
21870 |
0 |
0 |
0 |
T30 |
50159 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1396952907 |
1395146188 |
0 |
0 |
T1 |
101295 |
101294 |
0 |
0 |
T2 |
105427 |
105253 |
0 |
0 |
T3 |
204269 |
203844 |
0 |
0 |
T4 |
286264 |
285919 |
0 |
0 |
T5 |
104917 |
104819 |
0 |
0 |
T6 |
53336 |
53269 |
0 |
0 |
T25 |
199495 |
199417 |
0 |
0 |
T26 |
63405 |
63351 |
0 |
0 |
T27 |
56848 |
56757 |
0 |
0 |
T28 |
92232 |
92149 |
0 |
0 |