Line Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T10,T12 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T10,T12 |
1 | 1 | Covered | T8,T10,T12 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T10,T12 |
1 | 0 | Covered | T8,T10,T12 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T10,T12 |
1 | 1 | Covered | T8,T10,T12 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T8,T10,T12 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T10,T12 |
0 |
0 |
1 |
Covered |
T8,T10,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T10,T12 |
0 |
0 |
1 |
Covered |
T8,T10,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
679709 |
0 |
0 |
T8 |
108443 |
961 |
0 |
0 |
T9 |
220673 |
0 |
0 |
0 |
T10 |
68917 |
1527 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T12 |
0 |
757 |
0 |
0 |
T15 |
0 |
1423 |
0 |
0 |
T17 |
0 |
3306 |
0 |
0 |
T20 |
0 |
798 |
0 |
0 |
T21 |
0 |
1889 |
0 |
0 |
T22 |
0 |
1434 |
0 |
0 |
T23 |
0 |
2905 |
0 |
0 |
T24 |
0 |
3444 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T32 |
614727 |
0 |
0 |
0 |
T33 |
57054 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6213346 |
5402455 |
0 |
0 |
T1 |
17765 |
17328 |
0 |
0 |
T4 |
5919 |
5519 |
0 |
0 |
T5 |
460 |
60 |
0 |
0 |
T6 |
1976 |
376 |
0 |
0 |
T25 |
24867 |
24412 |
0 |
0 |
T39 |
524 |
124 |
0 |
0 |
T40 |
2405 |
805 |
0 |
0 |
T41 |
503 |
103 |
0 |
0 |
T42 |
11915 |
11501 |
0 |
0 |
T43 |
402 |
2 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
728 |
0 |
0 |
T8 |
108443 |
1 |
0 |
0 |
T9 |
220673 |
0 |
0 |
0 |
T10 |
68917 |
3 |
0 |
0 |
T11 |
279704 |
0 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T28 |
575956 |
0 |
0 |
0 |
T29 |
60925 |
0 |
0 |
0 |
T30 |
68417 |
0 |
0 |
0 |
T31 |
54990 |
0 |
0 |
0 |
T32 |
614727 |
0 |
0 |
0 |
T33 |
57054 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144277122 |
1142448047 |
0 |
0 |
T1 |
444144 |
443214 |
0 |
0 |
T4 |
124295 |
124289 |
0 |
0 |
T5 |
110629 |
110579 |
0 |
0 |
T6 |
978530 |
978215 |
0 |
0 |
T25 |
186505 |
186084 |
0 |
0 |
T39 |
76031 |
75962 |
0 |
0 |
T40 |
119075 |
119044 |
0 |
0 |
T41 |
123253 |
123179 |
0 |
0 |
T42 |
142978 |
142803 |
0 |
0 |
T43 |
195261 |
195198 |
0 |
0 |