Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T3,T4 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T4,T9,T14 |
1 | - | Covered | T1,T3,T4 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T4 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T4 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
115451671 |
0 |
0 |
T1 |
7567250 |
30825 |
0 |
0 |
T2 |
5830785 |
0 |
0 |
0 |
T3 |
5914863 |
18848 |
0 |
0 |
T4 |
4525100 |
73404 |
0 |
0 |
T5 |
9155983 |
22382 |
0 |
0 |
T6 |
2191150 |
20746 |
0 |
0 |
T7 |
0 |
110905 |
0 |
0 |
T8 |
0 |
106781 |
0 |
0 |
T10 |
0 |
11772 |
0 |
0 |
T13 |
0 |
12947 |
0 |
0 |
T22 |
14717342 |
0 |
0 |
0 |
T23 |
1886260 |
0 |
0 |
0 |
T24 |
5891251 |
15038 |
0 |
0 |
T25 |
2714061 |
0 |
0 |
0 |
T26 |
9256031 |
16349 |
0 |
0 |
T27 |
129684 |
0 |
0 |
0 |
T28 |
2300830 |
4323 |
0 |
0 |
T41 |
0 |
6303 |
0 |
0 |
T42 |
0 |
1881 |
0 |
0 |
T45 |
0 |
952 |
0 |
0 |
T46 |
0 |
11977 |
0 |
0 |
T47 |
0 |
14813 |
0 |
0 |
T48 |
0 |
14615 |
0 |
0 |
T49 |
0 |
3696 |
0 |
0 |
T50 |
0 |
26647 |
0 |
0 |
T51 |
0 |
14441 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
298896471 |
268161089 |
0 |
0 |
T1 |
933288 |
916527 |
0 |
0 |
T2 |
21423 |
6623 |
0 |
0 |
T3 |
337699 |
322196 |
0 |
0 |
T4 |
10004504 |
9688709 |
0 |
0 |
T5 |
762977 |
746475 |
0 |
0 |
T22 |
163503 |
703 |
0 |
0 |
T23 |
15725 |
925 |
0 |
0 |
T24 |
693084 |
676952 |
0 |
0 |
T25 |
31265 |
16465 |
0 |
0 |
T26 |
194842 |
180042 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
117601 |
0 |
0 |
T1 |
7567250 |
81 |
0 |
0 |
T2 |
5830785 |
0 |
0 |
0 |
T3 |
5914863 |
24 |
0 |
0 |
T4 |
4525100 |
94 |
0 |
0 |
T5 |
9155983 |
64 |
0 |
0 |
T6 |
2191150 |
64 |
0 |
0 |
T7 |
0 |
72 |
0 |
0 |
T8 |
0 |
63 |
0 |
0 |
T10 |
0 |
30 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T22 |
14717342 |
0 |
0 |
0 |
T23 |
1886260 |
0 |
0 |
0 |
T24 |
5891251 |
54 |
0 |
0 |
T25 |
2714061 |
0 |
0 |
0 |
T26 |
9256031 |
9 |
0 |
0 |
T27 |
129684 |
0 |
0 |
0 |
T28 |
2300830 |
3 |
0 |
0 |
T41 |
0 |
7 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T46 |
0 |
8 |
0 |
0 |
T47 |
0 |
8 |
0 |
0 |
T48 |
0 |
8 |
0 |
0 |
T49 |
0 |
9 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T51 |
0 |
8 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
11199530 |
11175776 |
0 |
0 |
T2 |
7990335 |
7986968 |
0 |
0 |
T3 |
8105553 |
8088459 |
0 |
0 |
T4 |
4525100 |
4517108 |
0 |
0 |
T5 |
9155983 |
9135337 |
0 |
0 |
T22 |
14717342 |
14685152 |
0 |
0 |
T23 |
1886260 |
1883411 |
0 |
0 |
T24 |
5891251 |
5879670 |
0 |
0 |
T25 |
2714061 |
2711323 |
0 |
0 |
T26 |
9256031 |
9255698 |
0 |
0 |