dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_key_intr_status_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.43 100.00 85.71 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.76 100.00 88.73 98.31 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.61 100.00 94.44 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 96.36 100.00 87.76 97.67 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00

Go back
Module Instances:
tb.dut.u_reg.u_key_intr_status_cdc
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5411100.00
ALWAYS6066100.00
CONT_ASSIGN7411100.00
CONT_ASSIGN9811100.00
ALWAYS10499100.00
CONT_ASSIGN13911100.00
CONT_ASSIGN14411100.00
CONT_ASSIGN14511100.00
CONT_ASSIGN18711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 1 1
60 1 1
61 1 1
62 1 1
63 1 1
64 1 1
65 1 1
MISSING_ELSE
74 1 1
98 1 1
104 1 1
105 1 1
106 1 1
107 1 1
112 1 1
113 1 1
114 1 1
123 1 1
124 1 1
MISSING_ELSE
139 1 1
144 1 1
145 1 1
187 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
TotalCoveredPercent
Conditions141285.71
Logical141285.71
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT4,T5,T6
01Unreachable
10CoveredT2,T8,T9

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT2,T8,T9
11CoveredT2,T8,T9

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT4,T5,T6
01CoveredT2,T8,T9
10CoveredT2,T8,T9

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT2,T8,T9
11CoveredT2,T8,T9

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT4,T5,T6
10Not Covered
11CoveredT2,T8,T9

Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 60 4 4 100.00
IF 104 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T5,T6
0 1 - Covered T2,T8,T9
0 0 1 Covered T2,T8,T9
0 0 0 Covered T4,T5,T6


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T4,T5,T6
0 1 - Covered T2,T8,T9
0 0 1 Covered T2,T8,T9
0 0 0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_status_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 1253150054 614222 0 0
DstReqKnown_A 8137556 7264050 0 0
SrcAckBusyChk_A 1253150054 748 0 0
SrcBusyKnown_A 1253150054 1251307761 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1253150054 614222 0 0
T2 53108 355 0 0
T3 608422 0 0 0
T7 246334 0 0 0
T8 0 369 0 0
T9 0 4532 0 0
T13 0 2634 0 0
T14 0 142 0 0
T18 0 4248 0 0
T19 0 960 0 0
T21 0 1449 0 0
T22 0 4684 0 0
T23 0 1409 0 0
T26 433054 0 0 0
T27 62413 0 0 0
T28 647492 0 0 0
T29 261336 0 0 0
T30 21305 0 0 0
T31 30667 0 0 0
T32 783443 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8137556 7264050 0 0
T4 571 171 0 0
T5 891 491 0 0
T6 522 122 0 0
T42 427 27 0 0
T43 431 31 0 0
T44 569 169 0 0
T45 1016 616 0 0
T46 2176 176 0 0
T47 423 23 0 0
T48 608 208 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1253150054 748 0 0
T2 53108 1 0 0
T3 608422 0 0 0
T7 246334 0 0 0
T8 0 1 0 0
T9 0 5 0 0
T13 0 7 0 0
T14 0 2 0 0
T18 0 3 0 0
T19 0 1 0 0
T21 0 1 0 0
T22 0 3 0 0
T23 0 1 0 0
T26 433054 0 0 0
T27 62413 0 0 0
T28 647492 0 0 0
T29 261336 0 0 0
T30 21305 0 0 0
T31 30667 0 0 0
T32 783443 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1253150054 1251307761 0 0
T4 28575 28503 0 0
T5 445888 445806 0 0
T6 221684 221585 0 0
T42 51271 51204 0 0
T43 25919 25830 0 0
T44 273308 273243 0 0
T45 78487 78419 0 0
T46 272042 271632 0 0
T47 80555 80477 0 0
T48 292193 292136 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%