Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T32 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T3,T32 |
1 | 1 | Covered | T1,T3,T32 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T32,T7,T8 |
1 | - | Covered | T1,T3,T32 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T32 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T32 |
1 | 1 | Covered | T1,T3,T32 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T4,T5,T44 |
0 |
0 |
1 |
Covered |
T4,T5,T44 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T4,T5,T44 |
0 |
0 |
1 |
Covered |
T4,T5,T44 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
108231310 |
0 |
0 |
T1 |
11673673 |
57299 |
0 |
0 |
T2 |
1221484 |
0 |
0 |
0 |
T3 |
12776862 |
56644 |
0 |
0 |
T4 |
28575 |
0 |
0 |
0 |
T5 |
445888 |
0 |
0 |
0 |
T6 |
221684 |
0 |
0 |
0 |
T8 |
0 |
23184 |
0 |
0 |
T9 |
0 |
27483 |
0 |
0 |
T10 |
0 |
47214 |
0 |
0 |
T13 |
0 |
3180 |
0 |
0 |
T15 |
0 |
592 |
0 |
0 |
T19 |
0 |
9520 |
0 |
0 |
T25 |
4808633 |
0 |
0 |
0 |
T26 |
9094134 |
48192 |
0 |
0 |
T27 |
1310673 |
0 |
0 |
0 |
T28 |
13597332 |
0 |
0 |
0 |
T29 |
261336 |
0 |
0 |
0 |
T30 |
21305 |
0 |
0 |
0 |
T31 |
30667 |
0 |
0 |
0 |
T32 |
0 |
29306 |
0 |
0 |
T38 |
0 |
12128 |
0 |
0 |
T42 |
51271 |
0 |
0 |
0 |
T48 |
876579 |
10987 |
0 |
0 |
T54 |
5242534 |
13322 |
0 |
0 |
T55 |
119638 |
0 |
0 |
0 |
T56 |
2818354 |
0 |
0 |
0 |
T57 |
1968076 |
2866 |
0 |
0 |
T64 |
0 |
215 |
0 |
0 |
T65 |
0 |
341 |
0 |
0 |
T66 |
0 |
7922 |
0 |
0 |
T67 |
0 |
6266 |
0 |
0 |
T68 |
0 |
3235 |
0 |
0 |
T69 |
0 |
9590 |
0 |
0 |
T70 |
0 |
2509 |
0 |
0 |
T71 |
716130 |
0 |
0 |
0 |
T72 |
236398 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
301089572 |
268769850 |
0 |
0 |
T4 |
21127 |
6327 |
0 |
0 |
T5 |
32967 |
18167 |
0 |
0 |
T6 |
19314 |
4514 |
0 |
0 |
T42 |
15799 |
999 |
0 |
0 |
T43 |
15947 |
1147 |
0 |
0 |
T44 |
21053 |
6253 |
0 |
0 |
T45 |
37592 |
22792 |
0 |
0 |
T46 |
80512 |
6512 |
0 |
0 |
T47 |
15651 |
851 |
0 |
0 |
T48 |
22496 |
7696 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
119739 |
0 |
0 |
T1 |
11673673 |
63 |
0 |
0 |
T2 |
1221484 |
0 |
0 |
0 |
T3 |
12776862 |
36 |
0 |
0 |
T4 |
28575 |
0 |
0 |
0 |
T5 |
445888 |
0 |
0 |
0 |
T6 |
221684 |
0 |
0 |
0 |
T8 |
0 |
56 |
0 |
0 |
T9 |
0 |
31 |
0 |
0 |
T10 |
0 |
29 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T19 |
0 |
8 |
0 |
0 |
T25 |
4808633 |
0 |
0 |
0 |
T26 |
9094134 |
56 |
0 |
0 |
T27 |
1310673 |
0 |
0 |
0 |
T28 |
13597332 |
0 |
0 |
0 |
T29 |
261336 |
0 |
0 |
0 |
T30 |
21305 |
0 |
0 |
0 |
T31 |
30667 |
0 |
0 |
0 |
T32 |
0 |
84 |
0 |
0 |
T38 |
0 |
36 |
0 |
0 |
T42 |
51271 |
0 |
0 |
0 |
T48 |
876579 |
7 |
0 |
0 |
T54 |
5242534 |
9 |
0 |
0 |
T55 |
119638 |
0 |
0 |
0 |
T56 |
2818354 |
0 |
0 |
0 |
T57 |
1968076 |
6 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
9 |
0 |
0 |
T67 |
0 |
8 |
0 |
0 |
T68 |
0 |
7 |
0 |
0 |
T69 |
0 |
6 |
0 |
0 |
T70 |
0 |
7 |
0 |
0 |
T71 |
716130 |
0 |
0 |
0 |
T72 |
236398 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1057275 |
1054611 |
0 |
0 |
T5 |
16497856 |
16494822 |
0 |
0 |
T6 |
8202308 |
8198645 |
0 |
0 |
T42 |
1897027 |
1894548 |
0 |
0 |
T43 |
959003 |
955710 |
0 |
0 |
T44 |
10112396 |
10109991 |
0 |
0 |
T45 |
2904019 |
2901503 |
0 |
0 |
T46 |
10065554 |
10050384 |
0 |
0 |
T47 |
2980535 |
2977649 |
0 |
0 |
T48 |
10811141 |
10809032 |
0 |
0 |