Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T1,T2,T13 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T13 |
1 | 1 | Covered | T1,T2,T13 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T2,T3,T37 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T1,T2 |
VC_COV_UNR |
1 | Covered | T2,T3,T37 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T2,T3,T37 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T37 |
1 | 0 | Covered | T1,T2,T13 |
1 | 1 | Covered | T2,T3,T37 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T37 |
0 | 1 | Covered | T83,T208 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T37 |
0 | 1 | Covered | T40,T181,T83 |
1 | 0 | Covered | T60 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T3,T37 |
1 | - | Covered | T40,T181,T83 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T2,T3,T37 |
DetectSt |
168 |
Covered |
T2,T3,T37 |
IdleSt |
163 |
Covered |
T4,T1,T2 |
StableSt |
191 |
Covered |
T2,T3,T37 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T2,T3,T37 |
DebounceSt->IdleSt |
163 |
Covered |
T230,T231,T232 |
DetectSt->IdleSt |
186 |
Covered |
T83,T208 |
DetectSt->StableSt |
191 |
Covered |
T2,T3,T37 |
IdleSt->DebounceSt |
148 |
Covered |
T2,T3,T37 |
StableSt->IdleSt |
206 |
Covered |
T2,T3,T39 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T2,T3,T37 |
|
0 |
1 |
Covered |
T2,T3,T37 |
|
0 |
0 |
Excluded |
T4,T1,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T37 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T2,T3,T37 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T13 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T84 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T2,T3,T37 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T230,T231,T232 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T2,T3,T37 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T83,T208 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T2,T3,T37 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T40,T181,T83 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T2,T3,T37 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
138 |
0 |
0 |
T2 |
6285 |
2 |
0 |
0 |
T3 |
75299 |
2 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T176 |
0 |
2 |
0 |
0 |
T181 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
32110 |
0 |
0 |
T2 |
6285 |
78 |
0 |
0 |
T3 |
75299 |
27892 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T37 |
0 |
55 |
0 |
0 |
T39 |
0 |
49 |
0 |
0 |
T40 |
0 |
164 |
0 |
0 |
T44 |
0 |
35 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T158 |
0 |
82 |
0 |
0 |
T176 |
0 |
57 |
0 |
0 |
T181 |
0 |
63 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7910476 |
0 |
0 |
T1 |
943 |
542 |
0 |
0 |
T2 |
6285 |
1341 |
0 |
0 |
T3 |
75299 |
69577 |
0 |
0 |
T4 |
507 |
106 |
0 |
0 |
T5 |
17751 |
17319 |
0 |
0 |
T12 |
613 |
212 |
0 |
0 |
T13 |
522 |
121 |
0 |
0 |
T14 |
1938 |
335 |
0 |
0 |
T15 |
27245 |
26043 |
0 |
0 |
T16 |
884 |
483 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
3 |
0 |
0 |
T83 |
14144 |
2 |
0 |
0 |
T89 |
19382 |
0 |
0 |
0 |
T94 |
4421 |
0 |
0 |
0 |
T161 |
953 |
0 |
0 |
0 |
T208 |
0 |
1 |
0 |
0 |
T233 |
701 |
0 |
0 |
0 |
T234 |
7661 |
0 |
0 |
0 |
T235 |
7829 |
0 |
0 |
0 |
T236 |
404 |
0 |
0 |
0 |
T237 |
503 |
0 |
0 |
0 |
T238 |
502 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
10220 |
0 |
0 |
T2 |
6285 |
43 |
0 |
0 |
T3 |
75299 |
3884 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T37 |
0 |
388 |
0 |
0 |
T39 |
0 |
38 |
0 |
0 |
T40 |
0 |
211 |
0 |
0 |
T44 |
0 |
312 |
0 |
0 |
T46 |
0 |
115 |
0 |
0 |
T158 |
0 |
175 |
0 |
0 |
T176 |
0 |
172 |
0 |
0 |
T181 |
0 |
43 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
64 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
1 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T181 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7860505 |
0 |
0 |
T1 |
943 |
542 |
0 |
0 |
T2 |
6285 |
1217 |
0 |
0 |
T3 |
75299 |
37796 |
0 |
0 |
T4 |
507 |
106 |
0 |
0 |
T5 |
17751 |
17319 |
0 |
0 |
T12 |
613 |
212 |
0 |
0 |
T13 |
522 |
121 |
0 |
0 |
T14 |
1938 |
335 |
0 |
0 |
T15 |
27245 |
26043 |
0 |
0 |
T16 |
884 |
483 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7862829 |
0 |
0 |
T1 |
943 |
543 |
0 |
0 |
T2 |
6285 |
1227 |
0 |
0 |
T3 |
75299 |
37825 |
0 |
0 |
T4 |
507 |
107 |
0 |
0 |
T5 |
17751 |
17324 |
0 |
0 |
T12 |
613 |
213 |
0 |
0 |
T13 |
522 |
122 |
0 |
0 |
T14 |
1938 |
338 |
0 |
0 |
T15 |
27245 |
26045 |
0 |
0 |
T16 |
884 |
484 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
71 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
1 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T181 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
67 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
1 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T181 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
64 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
1 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T181 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
64 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
1 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T181 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
10126 |
0 |
0 |
T2 |
6285 |
41 |
0 |
0 |
T3 |
75299 |
3882 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T37 |
0 |
386 |
0 |
0 |
T39 |
0 |
36 |
0 |
0 |
T40 |
0 |
209 |
0 |
0 |
T44 |
0 |
310 |
0 |
0 |
T46 |
0 |
113 |
0 |
0 |
T158 |
0 |
173 |
0 |
0 |
T176 |
0 |
170 |
0 |
0 |
T181 |
0 |
42 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7912987 |
0 |
0 |
T1 |
943 |
543 |
0 |
0 |
T2 |
6285 |
1354 |
0 |
0 |
T3 |
75299 |
69609 |
0 |
0 |
T4 |
507 |
107 |
0 |
0 |
T5 |
17751 |
17324 |
0 |
0 |
T12 |
613 |
213 |
0 |
0 |
T13 |
522 |
122 |
0 |
0 |
T14 |
1938 |
338 |
0 |
0 |
T15 |
27245 |
26045 |
0 |
0 |
T16 |
884 |
484 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
33 |
0 |
0 |
T40 |
1117 |
2 |
0 |
0 |
T53 |
636 |
0 |
0 |
0 |
T64 |
494 |
0 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T87 |
0 |
3 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T158 |
1037 |
0 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T181 |
690 |
1 |
0 |
0 |
T190 |
0 |
1 |
0 |
0 |
T200 |
0 |
2 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T225 |
0 |
1 |
0 |
0 |
T239 |
421 |
0 |
0 |
0 |
T240 |
24616 |
0 |
0 |
0 |
T241 |
906 |
0 |
0 |
0 |
T242 |
515 |
0 |
0 |
0 |
T243 |
1514 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T2,T13 |
1 | Covered | T4,T1,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T1,T45,T41 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T1,T2 |
VC_COV_UNR |
1 | Covered | T1,T45,T41 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T1,T41,T42 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T1,T45,T41 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T41,T42 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T41,T42 |
0 | 1 | Covered | T1,T41,T42 |
1 | 0 | Covered | T60 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T41,T42 |
1 | - | Covered | T1,T41,T42 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T1,T45,T41 |
DetectSt |
168 |
Covered |
T1,T41,T42 |
IdleSt |
163 |
Covered |
T4,T1,T2 |
StableSt |
191 |
Covered |
T1,T41,T42 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T1,T41,T42 |
DebounceSt->IdleSt |
163 |
Covered |
T45,T105,T179 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T1,T41,T42 |
IdleSt->DebounceSt |
148 |
Covered |
T1,T45,T41 |
StableSt->IdleSt |
206 |
Covered |
T1,T41,T42 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T1,T45,T41 |
|
0 |
1 |
Covered |
T1,T45,T41 |
|
0 |
0 |
Excluded |
T4,T1,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T41,T42 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T45,T41 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T84 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T1,T41,T42 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T45,T105,T179 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T1,T45,T41 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T1,T41,T42 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T1,T41,T42 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T1,T41,T42 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
74 |
0 |
0 |
T1 |
943 |
4 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T87 |
0 |
2 |
0 |
0 |
T105 |
0 |
7 |
0 |
0 |
T126 |
0 |
4 |
0 |
0 |
T161 |
0 |
2 |
0 |
0 |
T181 |
0 |
2 |
0 |
0 |
T230 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
103551 |
0 |
0 |
T1 |
943 |
134 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T41 |
0 |
198 |
0 |
0 |
T42 |
0 |
184 |
0 |
0 |
T45 |
0 |
45 |
0 |
0 |
T87 |
0 |
45 |
0 |
0 |
T105 |
0 |
160 |
0 |
0 |
T126 |
0 |
80 |
0 |
0 |
T161 |
0 |
63 |
0 |
0 |
T181 |
0 |
63 |
0 |
0 |
T230 |
0 |
51 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7910540 |
0 |
0 |
T1 |
943 |
538 |
0 |
0 |
T2 |
6285 |
1343 |
0 |
0 |
T3 |
75299 |
69579 |
0 |
0 |
T4 |
507 |
106 |
0 |
0 |
T5 |
17751 |
17319 |
0 |
0 |
T12 |
613 |
212 |
0 |
0 |
T13 |
522 |
121 |
0 |
0 |
T14 |
1938 |
335 |
0 |
0 |
T15 |
27245 |
26043 |
0 |
0 |
T16 |
884 |
483 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
66679 |
0 |
0 |
T1 |
943 |
113 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T41 |
0 |
276 |
0 |
0 |
T42 |
0 |
121 |
0 |
0 |
T87 |
0 |
205 |
0 |
0 |
T105 |
0 |
222 |
0 |
0 |
T126 |
0 |
79 |
0 |
0 |
T161 |
0 |
256 |
0 |
0 |
T181 |
0 |
42 |
0 |
0 |
T205 |
0 |
46 |
0 |
0 |
T230 |
0 |
37 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
35 |
0 |
0 |
T1 |
943 |
2 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T105 |
0 |
3 |
0 |
0 |
T126 |
0 |
2 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T181 |
0 |
1 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T230 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7439542 |
0 |
0 |
T1 |
943 |
4 |
0 |
0 |
T2 |
6285 |
1217 |
0 |
0 |
T3 |
75299 |
37796 |
0 |
0 |
T4 |
507 |
106 |
0 |
0 |
T5 |
17751 |
17319 |
0 |
0 |
T12 |
613 |
212 |
0 |
0 |
T13 |
522 |
121 |
0 |
0 |
T14 |
1938 |
335 |
0 |
0 |
T15 |
27245 |
26043 |
0 |
0 |
T16 |
884 |
483 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7441864 |
0 |
0 |
T1 |
943 |
4 |
0 |
0 |
T2 |
6285 |
1227 |
0 |
0 |
T3 |
75299 |
37825 |
0 |
0 |
T4 |
507 |
107 |
0 |
0 |
T5 |
17751 |
17324 |
0 |
0 |
T12 |
613 |
213 |
0 |
0 |
T13 |
522 |
122 |
0 |
0 |
T14 |
1938 |
338 |
0 |
0 |
T15 |
27245 |
26045 |
0 |
0 |
T16 |
884 |
484 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
39 |
0 |
0 |
T1 |
943 |
2 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T105 |
0 |
4 |
0 |
0 |
T126 |
0 |
2 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T181 |
0 |
1 |
0 |
0 |
T230 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
35 |
0 |
0 |
T1 |
943 |
2 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T105 |
0 |
3 |
0 |
0 |
T126 |
0 |
2 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T181 |
0 |
1 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T230 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
35 |
0 |
0 |
T1 |
943 |
2 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T105 |
0 |
3 |
0 |
0 |
T126 |
0 |
2 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T181 |
0 |
1 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T230 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
35 |
0 |
0 |
T1 |
943 |
2 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T105 |
0 |
3 |
0 |
0 |
T126 |
0 |
2 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T181 |
0 |
1 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T230 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
66630 |
0 |
0 |
T1 |
943 |
111 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T41 |
0 |
273 |
0 |
0 |
T42 |
0 |
118 |
0 |
0 |
T87 |
0 |
204 |
0 |
0 |
T105 |
0 |
218 |
0 |
0 |
T126 |
0 |
76 |
0 |
0 |
T161 |
0 |
254 |
0 |
0 |
T181 |
0 |
40 |
0 |
0 |
T205 |
0 |
44 |
0 |
0 |
T230 |
0 |
35 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
6093 |
0 |
0 |
T1 |
943 |
2 |
0 |
0 |
T2 |
6285 |
12 |
0 |
0 |
T3 |
75299 |
44 |
0 |
0 |
T5 |
17751 |
29 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
5 |
0 |
0 |
T14 |
1938 |
5 |
0 |
0 |
T15 |
27245 |
6 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T47 |
0 |
10 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7912987 |
0 |
0 |
T1 |
943 |
543 |
0 |
0 |
T2 |
6285 |
1354 |
0 |
0 |
T3 |
75299 |
69609 |
0 |
0 |
T4 |
507 |
107 |
0 |
0 |
T5 |
17751 |
17324 |
0 |
0 |
T12 |
613 |
213 |
0 |
0 |
T13 |
522 |
122 |
0 |
0 |
T14 |
1938 |
338 |
0 |
0 |
T15 |
27245 |
26045 |
0 |
0 |
T16 |
884 |
484 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
20 |
0 |
0 |
T1 |
943 |
2 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
T192 |
0 |
1 |
0 |
0 |
T231 |
0 |
1 |
0 |
0 |
T244 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T2,T13,T14 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T2,T13,T14 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T2,T44,T39 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T1,T2 |
VC_COV_UNR |
1 | Covered | T2,T44,T39 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T2,T44,T46 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T44 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T2,T44,T39 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T44,T46 |
0 | 1 | Covered | T192,T110 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T44,T46 |
0 | 1 | Covered | T44,T46,T38 |
1 | 0 | Covered | T60 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T44,T46 |
1 | - | Covered | T44,T46,T38 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T2,T44,T39 |
DetectSt |
168 |
Covered |
T2,T44,T46 |
IdleSt |
163 |
Covered |
T4,T1,T2 |
StableSt |
191 |
Covered |
T2,T44,T46 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T2,T44,T46 |
DebounceSt->IdleSt |
163 |
Covered |
T39,T84,T216 |
DetectSt->IdleSt |
186 |
Covered |
T192,T110 |
DetectSt->StableSt |
191 |
Covered |
T2,T44,T46 |
IdleSt->DebounceSt |
148 |
Covered |
T2,T44,T39 |
StableSt->IdleSt |
206 |
Covered |
T2,T44,T46 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T2,T44,T39 |
|
0 |
1 |
Covered |
T2,T44,T39 |
|
0 |
0 |
Excluded |
T4,T1,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T44,T46 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T2,T44,T39 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T2,T13,T14 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T84 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T2,T44,T46 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T39,T216,T245 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T2,T44,T39 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T192,T110 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T2,T44,T46 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T44,T46,T38 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T2,T44,T46 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
102 |
0 |
0 |
T2 |
6285 |
2 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T190 |
0 |
2 |
0 |
0 |
T195 |
0 |
4 |
0 |
0 |
T210 |
0 |
2 |
0 |
0 |
T230 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
2838 |
0 |
0 |
T2 |
6285 |
78 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T39 |
0 |
49 |
0 |
0 |
T44 |
0 |
70 |
0 |
0 |
T46 |
0 |
22 |
0 |
0 |
T130 |
0 |
27 |
0 |
0 |
T190 |
0 |
22 |
0 |
0 |
T195 |
0 |
136 |
0 |
0 |
T210 |
0 |
16 |
0 |
0 |
T230 |
0 |
51 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7910512 |
0 |
0 |
T1 |
943 |
542 |
0 |
0 |
T2 |
6285 |
1341 |
0 |
0 |
T3 |
75299 |
69579 |
0 |
0 |
T4 |
507 |
106 |
0 |
0 |
T5 |
17751 |
17319 |
0 |
0 |
T12 |
613 |
212 |
0 |
0 |
T13 |
522 |
121 |
0 |
0 |
T14 |
1938 |
335 |
0 |
0 |
T15 |
27245 |
26043 |
0 |
0 |
T16 |
884 |
483 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
2 |
0 |
0 |
T93 |
123771 |
0 |
0 |
0 |
T110 |
0 |
1 |
0 |
0 |
T192 |
25367 |
1 |
0 |
0 |
T246 |
22668 |
0 |
0 |
0 |
T247 |
422 |
0 |
0 |
0 |
T248 |
3580 |
0 |
0 |
0 |
T249 |
23972 |
0 |
0 |
0 |
T250 |
406 |
0 |
0 |
0 |
T251 |
445 |
0 |
0 |
0 |
T252 |
17690 |
0 |
0 |
0 |
T253 |
2058 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
3900 |
0 |
0 |
T2 |
6285 |
43 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T38 |
0 |
54 |
0 |
0 |
T44 |
0 |
108 |
0 |
0 |
T46 |
0 |
15 |
0 |
0 |
T126 |
0 |
368 |
0 |
0 |
T130 |
0 |
165 |
0 |
0 |
T190 |
0 |
144 |
0 |
0 |
T195 |
0 |
109 |
0 |
0 |
T210 |
0 |
41 |
0 |
0 |
T230 |
0 |
75 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
47 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T190 |
0 |
1 |
0 |
0 |
T195 |
0 |
2 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T230 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7862007 |
0 |
0 |
T1 |
943 |
542 |
0 |
0 |
T2 |
6285 |
1115 |
0 |
0 |
T3 |
75299 |
37796 |
0 |
0 |
T4 |
507 |
106 |
0 |
0 |
T5 |
17751 |
17319 |
0 |
0 |
T12 |
613 |
212 |
0 |
0 |
T13 |
522 |
121 |
0 |
0 |
T14 |
1938 |
335 |
0 |
0 |
T15 |
27245 |
26043 |
0 |
0 |
T16 |
884 |
483 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7864337 |
0 |
0 |
T1 |
943 |
543 |
0 |
0 |
T2 |
6285 |
1124 |
0 |
0 |
T3 |
75299 |
37825 |
0 |
0 |
T4 |
507 |
107 |
0 |
0 |
T5 |
17751 |
17324 |
0 |
0 |
T12 |
613 |
213 |
0 |
0 |
T13 |
522 |
122 |
0 |
0 |
T14 |
1938 |
338 |
0 |
0 |
T15 |
27245 |
26045 |
0 |
0 |
T16 |
884 |
484 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
53 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T190 |
0 |
1 |
0 |
0 |
T195 |
0 |
2 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T230 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
49 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T190 |
0 |
1 |
0 |
0 |
T195 |
0 |
2 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T230 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
47 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T190 |
0 |
1 |
0 |
0 |
T195 |
0 |
2 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T230 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
47 |
0 |
0 |
T2 |
6285 |
1 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T190 |
0 |
1 |
0 |
0 |
T195 |
0 |
2 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T230 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
3833 |
0 |
0 |
T2 |
6285 |
41 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T38 |
0 |
53 |
0 |
0 |
T44 |
0 |
106 |
0 |
0 |
T46 |
0 |
13 |
0 |
0 |
T126 |
0 |
366 |
0 |
0 |
T130 |
0 |
163 |
0 |
0 |
T190 |
0 |
142 |
0 |
0 |
T195 |
0 |
106 |
0 |
0 |
T210 |
0 |
39 |
0 |
0 |
T230 |
0 |
73 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7912987 |
0 |
0 |
T1 |
943 |
543 |
0 |
0 |
T2 |
6285 |
1354 |
0 |
0 |
T3 |
75299 |
69609 |
0 |
0 |
T4 |
507 |
107 |
0 |
0 |
T5 |
17751 |
17324 |
0 |
0 |
T12 |
613 |
213 |
0 |
0 |
T13 |
522 |
122 |
0 |
0 |
T14 |
1938 |
338 |
0 |
0 |
T15 |
27245 |
26045 |
0 |
0 |
T16 |
884 |
484 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
26 |
0 |
0 |
T24 |
493 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
2782 |
0 |
0 |
0 |
T42 |
1041 |
0 |
0 |
0 |
T44 |
793 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T136 |
0 |
1 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T192 |
0 |
1 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
T220 |
2267 |
0 |
0 |
0 |
T221 |
426 |
0 |
0 |
0 |
T222 |
430 |
0 |
0 |
0 |
T223 |
10272 |
0 |
0 |
0 |
T224 |
406 |
0 |
0 |
0 |
T229 |
505 |
0 |
0 |
0 |
T254 |
0 |
1 |
0 |
0 |
T255 |
0 |
1 |
0 |
0 |
T256 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T2,T13,T14 |
1 | Covered | T4,T1,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T13,T14 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T37,T45,T39 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T1,T2 |
VC_COV_UNR |
1 | Covered | T37,T45,T39 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T37,T39,T40 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T37,T45 |
1 | 0 | Covered | T2,T13,T14 |
1 | 1 | Covered | T37,T45,T39 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T37,T39,T40 |
0 | 1 | Covered | T136 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T37,T39,T40 |
0 | 1 | Covered | T37,T40,T46 |
1 | 0 | Covered | T60 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T37,T39,T40 |
1 | - | Covered | T37,T40,T46 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T37,T45,T39 |
DetectSt |
168 |
Covered |
T37,T39,T40 |
IdleSt |
163 |
Covered |
T4,T1,T2 |
StableSt |
191 |
Covered |
T37,T39,T40 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T37,T39,T40 |
DebounceSt->IdleSt |
163 |
Covered |
T45,T215,T84 |
DetectSt->IdleSt |
186 |
Covered |
T136 |
DetectSt->StableSt |
191 |
Covered |
T37,T39,T40 |
IdleSt->DebounceSt |
148 |
Covered |
T37,T45,T39 |
StableSt->IdleSt |
206 |
Covered |
T37,T39,T40 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T37,T45,T39 |
|
0 |
1 |
Covered |
T37,T45,T39 |
|
0 |
0 |
Excluded |
T4,T1,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T37,T39,T40 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T37,T45,T39 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T84 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T37,T39,T40 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T45,T215,T159 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T37,T45,T39 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T136 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T37,T39,T40 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T37,T40,T46 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T37,T39,T40 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
54 |
0 |
0 |
T35 |
15572 |
0 |
0 |
0 |
T37 |
908 |
2 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T45 |
2440 |
1 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T48 |
18191 |
0 |
0 |
0 |
T49 |
6789 |
0 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T116 |
502 |
0 |
0 |
0 |
T117 |
423 |
0 |
0 |
0 |
T118 |
502 |
0 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T206 |
402 |
0 |
0 |
0 |
T207 |
506 |
0 |
0 |
0 |
T244 |
0 |
4 |
0 |
0 |
T254 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
102735 |
0 |
0 |
T35 |
15572 |
0 |
0 |
0 |
T37 |
908 |
55 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T39 |
0 |
49 |
0 |
0 |
T40 |
0 |
82 |
0 |
0 |
T45 |
2440 |
45 |
0 |
0 |
T46 |
0 |
22 |
0 |
0 |
T48 |
18191 |
0 |
0 |
0 |
T49 |
6789 |
0 |
0 |
0 |
T105 |
0 |
24 |
0 |
0 |
T116 |
502 |
0 |
0 |
0 |
T117 |
423 |
0 |
0 |
0 |
T118 |
502 |
0 |
0 |
0 |
T136 |
0 |
33 |
0 |
0 |
T206 |
402 |
0 |
0 |
0 |
T207 |
506 |
0 |
0 |
0 |
T244 |
0 |
101324 |
0 |
0 |
T254 |
0 |
88 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7910560 |
0 |
0 |
T1 |
943 |
542 |
0 |
0 |
T2 |
6285 |
1343 |
0 |
0 |
T3 |
75299 |
69579 |
0 |
0 |
T4 |
507 |
106 |
0 |
0 |
T5 |
17751 |
17319 |
0 |
0 |
T12 |
613 |
212 |
0 |
0 |
T13 |
522 |
121 |
0 |
0 |
T14 |
1938 |
335 |
0 |
0 |
T15 |
27245 |
26043 |
0 |
0 |
T16 |
884 |
483 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
1 |
0 |
0 |
T136 |
7371 |
1 |
0 |
0 |
T254 |
2692 |
0 |
0 |
0 |
T257 |
702 |
0 |
0 |
0 |
T258 |
1118 |
0 |
0 |
0 |
T259 |
422 |
0 |
0 |
0 |
T260 |
447 |
0 |
0 |
0 |
T261 |
654 |
0 |
0 |
0 |
T262 |
421 |
0 |
0 |
0 |
T263 |
2044 |
0 |
0 |
0 |
T264 |
423 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
2608 |
0 |
0 |
T35 |
15572 |
0 |
0 |
0 |
T37 |
908 |
41 |
0 |
0 |
T38 |
0 |
40 |
0 |
0 |
T39 |
0 |
180 |
0 |
0 |
T40 |
0 |
40 |
0 |
0 |
T45 |
2440 |
0 |
0 |
0 |
T46 |
0 |
84 |
0 |
0 |
T48 |
18191 |
0 |
0 |
0 |
T49 |
6789 |
0 |
0 |
0 |
T105 |
0 |
51 |
0 |
0 |
T116 |
502 |
0 |
0 |
0 |
T117 |
423 |
0 |
0 |
0 |
T118 |
502 |
0 |
0 |
0 |
T206 |
402 |
0 |
0 |
0 |
T207 |
506 |
0 |
0 |
0 |
T244 |
0 |
82 |
0 |
0 |
T254 |
0 |
40 |
0 |
0 |
T255 |
0 |
62 |
0 |
0 |
T265 |
0 |
61 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
24 |
0 |
0 |
T35 |
15572 |
0 |
0 |
0 |
T37 |
908 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T45 |
2440 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T48 |
18191 |
0 |
0 |
0 |
T49 |
6789 |
0 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T116 |
502 |
0 |
0 |
0 |
T117 |
423 |
0 |
0 |
0 |
T118 |
502 |
0 |
0 |
0 |
T206 |
402 |
0 |
0 |
0 |
T207 |
506 |
0 |
0 |
0 |
T244 |
0 |
2 |
0 |
0 |
T254 |
0 |
1 |
0 |
0 |
T255 |
0 |
1 |
0 |
0 |
T265 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7577502 |
0 |
0 |
T1 |
943 |
542 |
0 |
0 |
T2 |
6285 |
858 |
0 |
0 |
T3 |
75299 |
69579 |
0 |
0 |
T4 |
507 |
106 |
0 |
0 |
T5 |
17751 |
17319 |
0 |
0 |
T12 |
613 |
212 |
0 |
0 |
T13 |
522 |
121 |
0 |
0 |
T14 |
1938 |
335 |
0 |
0 |
T15 |
27245 |
26043 |
0 |
0 |
T16 |
884 |
483 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7579833 |
0 |
0 |
T1 |
943 |
543 |
0 |
0 |
T2 |
6285 |
866 |
0 |
0 |
T3 |
75299 |
69609 |
0 |
0 |
T4 |
507 |
107 |
0 |
0 |
T5 |
17751 |
17324 |
0 |
0 |
T12 |
613 |
213 |
0 |
0 |
T13 |
522 |
122 |
0 |
0 |
T14 |
1938 |
338 |
0 |
0 |
T15 |
27245 |
26045 |
0 |
0 |
T16 |
884 |
484 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
29 |
0 |
0 |
T35 |
15572 |
0 |
0 |
0 |
T37 |
908 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T45 |
2440 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T48 |
18191 |
0 |
0 |
0 |
T49 |
6789 |
0 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T116 |
502 |
0 |
0 |
0 |
T117 |
423 |
0 |
0 |
0 |
T118 |
502 |
0 |
0 |
0 |
T136 |
0 |
1 |
0 |
0 |
T206 |
402 |
0 |
0 |
0 |
T207 |
506 |
0 |
0 |
0 |
T244 |
0 |
2 |
0 |
0 |
T254 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
25 |
0 |
0 |
T35 |
15572 |
0 |
0 |
0 |
T37 |
908 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T45 |
2440 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T48 |
18191 |
0 |
0 |
0 |
T49 |
6789 |
0 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T116 |
502 |
0 |
0 |
0 |
T117 |
423 |
0 |
0 |
0 |
T118 |
502 |
0 |
0 |
0 |
T136 |
0 |
1 |
0 |
0 |
T206 |
402 |
0 |
0 |
0 |
T207 |
506 |
0 |
0 |
0 |
T244 |
0 |
2 |
0 |
0 |
T254 |
0 |
1 |
0 |
0 |
T255 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
24 |
0 |
0 |
T35 |
15572 |
0 |
0 |
0 |
T37 |
908 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T45 |
2440 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T48 |
18191 |
0 |
0 |
0 |
T49 |
6789 |
0 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T116 |
502 |
0 |
0 |
0 |
T117 |
423 |
0 |
0 |
0 |
T118 |
502 |
0 |
0 |
0 |
T206 |
402 |
0 |
0 |
0 |
T207 |
506 |
0 |
0 |
0 |
T244 |
0 |
2 |
0 |
0 |
T254 |
0 |
1 |
0 |
0 |
T255 |
0 |
1 |
0 |
0 |
T265 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
24 |
0 |
0 |
T35 |
15572 |
0 |
0 |
0 |
T37 |
908 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T45 |
2440 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T48 |
18191 |
0 |
0 |
0 |
T49 |
6789 |
0 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T116 |
502 |
0 |
0 |
0 |
T117 |
423 |
0 |
0 |
0 |
T118 |
502 |
0 |
0 |
0 |
T206 |
402 |
0 |
0 |
0 |
T207 |
506 |
0 |
0 |
0 |
T244 |
0 |
2 |
0 |
0 |
T254 |
0 |
1 |
0 |
0 |
T255 |
0 |
1 |
0 |
0 |
T265 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
2570 |
0 |
0 |
T35 |
15572 |
0 |
0 |
0 |
T37 |
908 |
40 |
0 |
0 |
T38 |
0 |
38 |
0 |
0 |
T39 |
0 |
178 |
0 |
0 |
T40 |
0 |
39 |
0 |
0 |
T45 |
2440 |
0 |
0 |
0 |
T46 |
0 |
81 |
0 |
0 |
T48 |
18191 |
0 |
0 |
0 |
T49 |
6789 |
0 |
0 |
0 |
T105 |
0 |
50 |
0 |
0 |
T116 |
502 |
0 |
0 |
0 |
T117 |
423 |
0 |
0 |
0 |
T118 |
502 |
0 |
0 |
0 |
T206 |
402 |
0 |
0 |
0 |
T207 |
506 |
0 |
0 |
0 |
T244 |
0 |
80 |
0 |
0 |
T254 |
0 |
38 |
0 |
0 |
T255 |
0 |
60 |
0 |
0 |
T265 |
0 |
59 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
6094 |
0 |
0 |
T2 |
6285 |
11 |
0 |
0 |
T3 |
75299 |
49 |
0 |
0 |
T5 |
17751 |
26 |
0 |
0 |
T7 |
0 |
11 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
5 |
0 |
0 |
T14 |
1938 |
3 |
0 |
0 |
T15 |
27245 |
5 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
700 |
0 |
0 |
0 |
T47 |
0 |
9 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T135 |
0 |
3 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7912987 |
0 |
0 |
T1 |
943 |
543 |
0 |
0 |
T2 |
6285 |
1354 |
0 |
0 |
T3 |
75299 |
69609 |
0 |
0 |
T4 |
507 |
107 |
0 |
0 |
T5 |
17751 |
17324 |
0 |
0 |
T12 |
613 |
213 |
0 |
0 |
T13 |
522 |
122 |
0 |
0 |
T14 |
1938 |
338 |
0 |
0 |
T15 |
27245 |
26045 |
0 |
0 |
T16 |
884 |
484 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
9 |
0 |
0 |
T35 |
15572 |
0 |
0 |
0 |
T37 |
908 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T45 |
2440 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T48 |
18191 |
0 |
0 |
0 |
T49 |
6789 |
0 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T116 |
502 |
0 |
0 |
0 |
T117 |
423 |
0 |
0 |
0 |
T118 |
502 |
0 |
0 |
0 |
T192 |
0 |
2 |
0 |
0 |
T206 |
402 |
0 |
0 |
0 |
T207 |
506 |
0 |
0 |
0 |
T227 |
0 |
1 |
0 |
0 |
T244 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T1,T2,T12 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T1,T2,T12 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T1,T3,T36 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T1,T2 |
VC_COV_UNR |
1 | Covered | T1,T3,T36 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T1,T3,T36 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T36 |
1 | 0 | Covered | T2,T12,T13 |
1 | 1 | Covered | T1,T3,T36 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T36 |
0 | 1 | Covered | T255 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T36 |
0 | 1 | Covered | T1,T36,T37 |
1 | 0 | Covered | T60 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T3,T36 |
1 | - | Covered | T1,T36,T37 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T1,T3,T36 |
DetectSt |
168 |
Covered |
T1,T3,T36 |
IdleSt |
163 |
Covered |
T4,T1,T2 |
StableSt |
191 |
Covered |
T1,T3,T36 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T1,T3,T36 |
DebounceSt->IdleSt |
163 |
Covered |
T84,T159,T193 |
DetectSt->IdleSt |
186 |
Covered |
T255 |
DetectSt->StableSt |
191 |
Covered |
T1,T3,T36 |
IdleSt->DebounceSt |
148 |
Covered |
T1,T3,T36 |
StableSt->IdleSt |
206 |
Covered |
T1,T3,T36 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T1,T3,T36 |
|
0 |
1 |
Covered |
T1,T3,T36 |
|
0 |
0 |
Excluded |
T4,T1,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T36 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T3,T36 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T12 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T84 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T1,T3,T36 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T159,T193 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T1,T3,T36 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T255 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T1,T3,T36 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T1,T36,T37 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T1,T3,T36 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
134 |
0 |
0 |
T1 |
943 |
4 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
2 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T194 |
0 |
2 |
0 |
0 |
T266 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
31355 |
0 |
0 |
T1 |
943 |
134 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
27892 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T36 |
0 |
180 |
0 |
0 |
T37 |
0 |
55 |
0 |
0 |
T41 |
0 |
198 |
0 |
0 |
T43 |
0 |
36 |
0 |
0 |
T44 |
0 |
105 |
0 |
0 |
T45 |
0 |
95 |
0 |
0 |
T194 |
0 |
13 |
0 |
0 |
T266 |
0 |
39 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7910480 |
0 |
0 |
T1 |
943 |
538 |
0 |
0 |
T2 |
6285 |
1343 |
0 |
0 |
T3 |
75299 |
69577 |
0 |
0 |
T4 |
507 |
106 |
0 |
0 |
T5 |
17751 |
17319 |
0 |
0 |
T12 |
613 |
212 |
0 |
0 |
T13 |
522 |
121 |
0 |
0 |
T14 |
1938 |
335 |
0 |
0 |
T15 |
27245 |
26043 |
0 |
0 |
T16 |
884 |
483 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
1 |
0 |
0 |
T255 |
550 |
1 |
0 |
0 |
T265 |
651 |
0 |
0 |
0 |
T267 |
22333 |
0 |
0 |
0 |
T268 |
721 |
0 |
0 |
0 |
T269 |
409 |
0 |
0 |
0 |
T270 |
496 |
0 |
0 |
0 |
T271 |
672 |
0 |
0 |
0 |
T272 |
17067 |
0 |
0 |
0 |
T273 |
5116 |
0 |
0 |
0 |
T274 |
499 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
8984 |
0 |
0 |
T1 |
943 |
317 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
3885 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T36 |
0 |
105 |
0 |
0 |
T37 |
0 |
188 |
0 |
0 |
T41 |
0 |
290 |
0 |
0 |
T43 |
0 |
41 |
0 |
0 |
T44 |
0 |
165 |
0 |
0 |
T45 |
0 |
175 |
0 |
0 |
T194 |
0 |
47 |
0 |
0 |
T266 |
0 |
38 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
65 |
0 |
0 |
T1 |
943 |
2 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
1 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T194 |
0 |
1 |
0 |
0 |
T266 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7861484 |
0 |
0 |
T1 |
943 |
4 |
0 |
0 |
T2 |
6285 |
1343 |
0 |
0 |
T3 |
75299 |
37796 |
0 |
0 |
T4 |
507 |
106 |
0 |
0 |
T5 |
17751 |
17319 |
0 |
0 |
T12 |
613 |
212 |
0 |
0 |
T13 |
522 |
121 |
0 |
0 |
T14 |
1938 |
335 |
0 |
0 |
T15 |
27245 |
26043 |
0 |
0 |
T16 |
884 |
483 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7863811 |
0 |
0 |
T1 |
943 |
4 |
0 |
0 |
T2 |
6285 |
1354 |
0 |
0 |
T3 |
75299 |
37825 |
0 |
0 |
T4 |
507 |
107 |
0 |
0 |
T5 |
17751 |
17324 |
0 |
0 |
T12 |
613 |
213 |
0 |
0 |
T13 |
522 |
122 |
0 |
0 |
T14 |
1938 |
338 |
0 |
0 |
T15 |
27245 |
26045 |
0 |
0 |
T16 |
884 |
484 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
69 |
0 |
0 |
T1 |
943 |
2 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
1 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T194 |
0 |
1 |
0 |
0 |
T266 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
66 |
0 |
0 |
T1 |
943 |
2 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
1 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T194 |
0 |
1 |
0 |
0 |
T266 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
64 |
0 |
0 |
T1 |
943 |
2 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
1 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T194 |
0 |
1 |
0 |
0 |
T266 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
64 |
0 |
0 |
T1 |
943 |
2 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
1 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T194 |
0 |
1 |
0 |
0 |
T266 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
8893 |
0 |
0 |
T1 |
943 |
314 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
3883 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T36 |
0 |
103 |
0 |
0 |
T37 |
0 |
187 |
0 |
0 |
T41 |
0 |
288 |
0 |
0 |
T43 |
0 |
40 |
0 |
0 |
T44 |
0 |
161 |
0 |
0 |
T45 |
0 |
171 |
0 |
0 |
T194 |
0 |
45 |
0 |
0 |
T266 |
0 |
36 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7912987 |
0 |
0 |
T1 |
943 |
543 |
0 |
0 |
T2 |
6285 |
1354 |
0 |
0 |
T3 |
75299 |
69609 |
0 |
0 |
T4 |
507 |
107 |
0 |
0 |
T5 |
17751 |
17324 |
0 |
0 |
T12 |
613 |
213 |
0 |
0 |
T13 |
522 |
122 |
0 |
0 |
T14 |
1938 |
338 |
0 |
0 |
T15 |
27245 |
26045 |
0 |
0 |
T16 |
884 |
484 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
37 |
0 |
0 |
T1 |
943 |
1 |
0 |
0 |
T2 |
6285 |
0 |
0 |
0 |
T3 |
75299 |
0 |
0 |
0 |
T5 |
17751 |
0 |
0 |
0 |
T12 |
613 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T14 |
1938 |
0 |
0 |
0 |
T15 |
27245 |
0 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T2,T12 |
1 | Covered | T4,T1,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T36,T37,T38 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T4,T1,T2 |
VC_COV_UNR |
1 | Covered | T36,T37,T38 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T1,T2 |
1 | Covered | T36,T37,T38 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T36 |
1 | 0 | Covered | T1,T2,T12 |
1 | 1 | Covered | T36,T37,T38 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T36,T37,T38 |
0 | 1 | Covered | T83 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T36,T37,T38 |
0 | 1 | Covered | T36,T38,T102 |
1 | 0 | Covered | T60 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T36,T37,T38 |
1 | - | Covered | T36,T38,T102 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T36,T37,T38 |
DetectSt |
168 |
Covered |
T36,T37,T38 |
IdleSt |
163 |
Covered |
T4,T1,T2 |
StableSt |
191 |
Covered |
T36,T37,T38 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T36,T37,T38 |
DebounceSt->IdleSt |
163 |
Covered |
T176,T226,T209 |
DetectSt->IdleSt |
186 |
Covered |
T83 |
DetectSt->StableSt |
191 |
Covered |
T36,T37,T38 |
IdleSt->DebounceSt |
148 |
Covered |
T36,T37,T38 |
StableSt->IdleSt |
206 |
Covered |
T36,T38,T130 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T36,T37,T38 |
|
0 |
1 |
Covered |
T36,T37,T38 |
|
0 |
0 |
Excluded |
T4,T1,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T36,T37,T38 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T36,T37,T38 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T84 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T36,T37,T38 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T176,T226,T209 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T36,T37,T38 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T83 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T36,T37,T38 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T36,T38,T102 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T36,T37,T38 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T2 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
69 |
0 |
0 |
T27 |
6254 |
0 |
0 |
0 |
T32 |
1419 |
0 |
0 |
0 |
T36 |
20490 |
4 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
T75 |
525 |
0 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T87 |
0 |
4 |
0 |
0 |
T102 |
0 |
4 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T132 |
407 |
0 |
0 |
0 |
T142 |
414 |
0 |
0 |
0 |
T143 |
421 |
0 |
0 |
0 |
T144 |
522 |
0 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T177 |
422 |
0 |
0 |
0 |
T178 |
524 |
0 |
0 |
0 |
T195 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
52838 |
0 |
0 |
T27 |
6254 |
0 |
0 |
0 |
T32 |
1419 |
0 |
0 |
0 |
T36 |
20490 |
180 |
0 |
0 |
T37 |
0 |
55 |
0 |
0 |
T38 |
0 |
20 |
0 |
0 |
T75 |
525 |
0 |
0 |
0 |
T83 |
0 |
76 |
0 |
0 |
T87 |
0 |
126 |
0 |
0 |
T102 |
0 |
92 |
0 |
0 |
T105 |
0 |
24 |
0 |
0 |
T130 |
0 |
27 |
0 |
0 |
T132 |
407 |
0 |
0 |
0 |
T142 |
414 |
0 |
0 |
0 |
T143 |
421 |
0 |
0 |
0 |
T144 |
522 |
0 |
0 |
0 |
T176 |
0 |
57 |
0 |
0 |
T177 |
422 |
0 |
0 |
0 |
T178 |
524 |
0 |
0 |
0 |
T195 |
0 |
68 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7910545 |
0 |
0 |
T1 |
943 |
542 |
0 |
0 |
T2 |
6285 |
1343 |
0 |
0 |
T3 |
75299 |
69579 |
0 |
0 |
T4 |
507 |
106 |
0 |
0 |
T5 |
17751 |
17319 |
0 |
0 |
T12 |
613 |
212 |
0 |
0 |
T13 |
522 |
121 |
0 |
0 |
T14 |
1938 |
335 |
0 |
0 |
T15 |
27245 |
26043 |
0 |
0 |
T16 |
884 |
483 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
1 |
0 |
0 |
T83 |
14144 |
1 |
0 |
0 |
T89 |
19382 |
0 |
0 |
0 |
T94 |
4421 |
0 |
0 |
0 |
T161 |
953 |
0 |
0 |
0 |
T233 |
701 |
0 |
0 |
0 |
T234 |
7661 |
0 |
0 |
0 |
T235 |
7829 |
0 |
0 |
0 |
T236 |
404 |
0 |
0 |
0 |
T237 |
503 |
0 |
0 |
0 |
T238 |
502 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
2252 |
0 |
0 |
T27 |
6254 |
0 |
0 |
0 |
T32 |
1419 |
0 |
0 |
0 |
T36 |
20490 |
80 |
0 |
0 |
T37 |
0 |
45 |
0 |
0 |
T38 |
0 |
43 |
0 |
0 |
T75 |
525 |
0 |
0 |
0 |
T87 |
0 |
64 |
0 |
0 |
T102 |
0 |
143 |
0 |
0 |
T105 |
0 |
49 |
0 |
0 |
T130 |
0 |
50 |
0 |
0 |
T132 |
407 |
0 |
0 |
0 |
T142 |
414 |
0 |
0 |
0 |
T143 |
421 |
0 |
0 |
0 |
T144 |
522 |
0 |
0 |
0 |
T162 |
0 |
68 |
0 |
0 |
T177 |
422 |
0 |
0 |
0 |
T178 |
524 |
0 |
0 |
0 |
T195 |
0 |
58 |
0 |
0 |
T254 |
0 |
260 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
31 |
0 |
0 |
T27 |
6254 |
0 |
0 |
0 |
T32 |
1419 |
0 |
0 |
0 |
T36 |
20490 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T75 |
525 |
0 |
0 |
0 |
T87 |
0 |
2 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T132 |
407 |
0 |
0 |
0 |
T142 |
414 |
0 |
0 |
0 |
T143 |
421 |
0 |
0 |
0 |
T144 |
522 |
0 |
0 |
0 |
T162 |
0 |
2 |
0 |
0 |
T177 |
422 |
0 |
0 |
0 |
T178 |
524 |
0 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
T254 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7543762 |
0 |
0 |
T1 |
943 |
542 |
0 |
0 |
T2 |
6285 |
1241 |
0 |
0 |
T3 |
75299 |
37796 |
0 |
0 |
T4 |
507 |
106 |
0 |
0 |
T5 |
17751 |
17319 |
0 |
0 |
T12 |
613 |
212 |
0 |
0 |
T13 |
522 |
121 |
0 |
0 |
T14 |
1938 |
335 |
0 |
0 |
T15 |
27245 |
26043 |
0 |
0 |
T16 |
884 |
483 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7546090 |
0 |
0 |
T1 |
943 |
543 |
0 |
0 |
T2 |
6285 |
1251 |
0 |
0 |
T3 |
75299 |
37825 |
0 |
0 |
T4 |
507 |
107 |
0 |
0 |
T5 |
17751 |
17324 |
0 |
0 |
T12 |
613 |
213 |
0 |
0 |
T13 |
522 |
122 |
0 |
0 |
T14 |
1938 |
338 |
0 |
0 |
T15 |
27245 |
26045 |
0 |
0 |
T16 |
884 |
484 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
37 |
0 |
0 |
T27 |
6254 |
0 |
0 |
0 |
T32 |
1419 |
0 |
0 |
0 |
T36 |
20490 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T75 |
525 |
0 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T87 |
0 |
2 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T132 |
407 |
0 |
0 |
0 |
T142 |
414 |
0 |
0 |
0 |
T143 |
421 |
0 |
0 |
0 |
T144 |
522 |
0 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T177 |
422 |
0 |
0 |
0 |
T178 |
524 |
0 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
32 |
0 |
0 |
T27 |
6254 |
0 |
0 |
0 |
T32 |
1419 |
0 |
0 |
0 |
T36 |
20490 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T75 |
525 |
0 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T87 |
0 |
2 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T132 |
407 |
0 |
0 |
0 |
T142 |
414 |
0 |
0 |
0 |
T143 |
421 |
0 |
0 |
0 |
T144 |
522 |
0 |
0 |
0 |
T162 |
0 |
2 |
0 |
0 |
T177 |
422 |
0 |
0 |
0 |
T178 |
524 |
0 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
31 |
0 |
0 |
T27 |
6254 |
0 |
0 |
0 |
T32 |
1419 |
0 |
0 |
0 |
T36 |
20490 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T75 |
525 |
0 |
0 |
0 |
T87 |
0 |
2 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T132 |
407 |
0 |
0 |
0 |
T142 |
414 |
0 |
0 |
0 |
T143 |
421 |
0 |
0 |
0 |
T144 |
522 |
0 |
0 |
0 |
T162 |
0 |
2 |
0 |
0 |
T177 |
422 |
0 |
0 |
0 |
T178 |
524 |
0 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
T254 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
31 |
0 |
0 |
T27 |
6254 |
0 |
0 |
0 |
T32 |
1419 |
0 |
0 |
0 |
T36 |
20490 |
2 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T75 |
525 |
0 |
0 |
0 |
T87 |
0 |
2 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
T132 |
407 |
0 |
0 |
0 |
T142 |
414 |
0 |
0 |
0 |
T143 |
421 |
0 |
0 |
0 |
T144 |
522 |
0 |
0 |
0 |
T162 |
0 |
2 |
0 |
0 |
T177 |
422 |
0 |
0 |
0 |
T178 |
524 |
0 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
T254 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
2206 |
0 |
0 |
T27 |
6254 |
0 |
0 |
0 |
T32 |
1419 |
0 |
0 |
0 |
T36 |
20490 |
77 |
0 |
0 |
T37 |
0 |
43 |
0 |
0 |
T38 |
0 |
40 |
0 |
0 |
T75 |
525 |
0 |
0 |
0 |
T87 |
0 |
62 |
0 |
0 |
T102 |
0 |
140 |
0 |
0 |
T105 |
0 |
48 |
0 |
0 |
T130 |
0 |
48 |
0 |
0 |
T132 |
407 |
0 |
0 |
0 |
T142 |
414 |
0 |
0 |
0 |
T143 |
421 |
0 |
0 |
0 |
T144 |
522 |
0 |
0 |
0 |
T162 |
0 |
65 |
0 |
0 |
T177 |
422 |
0 |
0 |
0 |
T178 |
524 |
0 |
0 |
0 |
T195 |
0 |
56 |
0 |
0 |
T254 |
0 |
258 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
6782 |
0 |
0 |
T1 |
943 |
1 |
0 |
0 |
T2 |
6285 |
17 |
0 |
0 |
T3 |
75299 |
56 |
0 |
0 |
T5 |
17751 |
28 |
0 |
0 |
T6 |
0 |
7 |
0 |
0 |
T12 |
613 |
2 |
0 |
0 |
T13 |
522 |
7 |
0 |
0 |
T14 |
1938 |
4 |
0 |
0 |
T15 |
27245 |
4 |
0 |
0 |
T16 |
884 |
0 |
0 |
0 |
T17 |
405 |
0 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
7912987 |
0 |
0 |
T1 |
943 |
543 |
0 |
0 |
T2 |
6285 |
1354 |
0 |
0 |
T3 |
75299 |
69609 |
0 |
0 |
T4 |
507 |
107 |
0 |
0 |
T5 |
17751 |
17324 |
0 |
0 |
T12 |
613 |
213 |
0 |
0 |
T13 |
522 |
122 |
0 |
0 |
T14 |
1938 |
338 |
0 |
0 |
T15 |
27245 |
26045 |
0 |
0 |
T16 |
884 |
484 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8545490 |
15 |
0 |
0 |
T27 |
6254 |
0 |
0 |
0 |
T32 |
1419 |
0 |
0 |
0 |
T36 |
20490 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T75 |
525 |
0 |
0 |
0 |
T87 |
0 |
2 |
0 |
0 |
T102 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T132 |
407 |
0 |
0 |
0 |
T142 |
414 |
0 |
0 |
0 |
T143 |
421 |
0 |
0 |
0 |
T144 |
522 |
0 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T177 |
422 |
0 |
0 |
0 |
T178 |
524 |
0 |
0 |
0 |
T192 |
0 |
1 |
0 |
0 |
T226 |
0 |
1 |
0 |
0 |
T244 |
0 |
1 |
0 |
0 |
T255 |
0 |
1 |
0 |
0 |