dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.61 95.65 85.71 83.33 95.00 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.61 95.65 85.71 83.33 95.00 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT4,T5,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T1
10CoveredT4,T5,T1
11CoveredT4,T5,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T8,T11

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT4,T5,T1 VC_COV_UNR
1CoveredT1,T8,T11

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T8,T11

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T8,T11
10CoveredT4,T5,T1
11CoveredT1,T8,T11

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T8,T11
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T8,T11
01CoveredT1,T8,T148
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T8,T11
1-CoveredT1,T8,T148

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T8,T11
DetectSt 168 Covered T1,T8,T11
IdleSt 163 Covered T4,T5,T1
StableSt 191 Covered T1,T8,T11


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T8,T11
DebounceSt->IdleSt 163 Covered T77,T162,T163
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T1,T8,T11
IdleSt->DebounceSt 148 Covered T1,T8,T11
StableSt->IdleSt 206 Covered T1,T8,T25



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T1,T8,T11
0 1 Covered T1,T8,T11
0 0 Excluded T4,T5,T1 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T1,T8,T11
0 Covered T4,T5,T1


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T8,T11
IdleSt 0 - - - - - - Covered T4,T5,T1
DebounceSt - 1 - - - - - Covered T77,T78
DebounceSt - 0 1 1 - - - Covered T1,T8,T11
DebounceSt - 0 1 0 - - - Covered T162,T163
DebounceSt - 0 0 - - - - Covered T1,T8,T11
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T1,T8,T11
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T1,T8,T148
StableSt - - - - - - 0 Covered T1,T8,T11
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7138179 90 0 0
CntIncr_A 7138179 2721 0 0
CntNoWrap_A 7138179 6471961 0 0
DetectStDropOut_A 7138179 0 0 0
DetectedOut_A 7138179 4296 0 0
DetectedPulseOut_A 7138179 43 0 0
DisabledIdleSt_A 7138179 6452468 0 0
DisabledNoDetection_A 7138179 6454804 0 0
EnterDebounceSt_A 7138179 48 0 0
EnterDetectSt_A 7138179 43 0 0
EnterStableSt_A 7138179 43 0 0
PulseIsPulse_A 7138179 43 0 0
StayInStableSt 7138179 4228 0 0
gen_high_level_sva.HighLevelEvent_A 7138179 6474440 0 0
gen_not_sticky_sva.StableStDropOut_A 7138179 18 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 90 0 0
T1 21441 4 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T8 0 4 0 0
T11 0 2 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T25 0 2 0 0
T35 0 2 0 0
T77 0 1 0 0
T80 0 4 0 0
T110 0 2 0 0
T128 0 2 0 0
T148 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 2721 0 0
T1 21441 114 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T8 0 134 0 0
T11 0 43 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T25 0 39 0 0
T35 0 42 0 0
T77 0 17 0 0
T80 0 34 0 0
T110 0 22 0 0
T128 0 45 0 0
T148 0 99 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6471961 0 0
T1 21441 14649 0 0
T2 13902 13473 0 0
T3 16928 16487 0 0
T4 202500 202099 0 0
T5 797 396 0 0
T13 496 95 0 0
T14 527 126 0 0
T15 492 91 0 0
T16 7883 7482 0 0
T17 504 103 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 4296 0 0
T1 21441 258 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T8 0 205 0 0
T11 0 177 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T25 0 19 0 0
T35 0 45 0 0
T80 0 99 0 0
T110 0 43 0 0
T128 0 50 0 0
T148 0 46 0 0
T164 0 86 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 43 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T8 0 2 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T25 0 1 0 0
T35 0 1 0 0
T80 0 2 0 0
T110 0 1 0 0
T128 0 1 0 0
T148 0 1 0 0
T164 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6452468 0 0
T1 21441 14071 0 0
T2 13902 13473 0 0
T3 16928 16487 0 0
T4 202500 202099 0 0
T5 797 396 0 0
T13 496 95 0 0
T14 527 126 0 0
T15 492 91 0 0
T16 7883 7482 0 0
T17 504 103 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6454804 0 0
T1 21441 14089 0 0
T2 13902 13478 0 0
T3 16928 16493 0 0
T4 202500 202100 0 0
T5 797 397 0 0
T13 496 96 0 0
T14 527 127 0 0
T15 492 92 0 0
T16 7883 7483 0 0
T17 504 104 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 48 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T8 0 2 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T25 0 1 0 0
T35 0 1 0 0
T77 0 1 0 0
T80 0 2 0 0
T110 0 1 0 0
T128 0 1 0 0
T148 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 43 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T8 0 2 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T25 0 1 0 0
T35 0 1 0 0
T80 0 2 0 0
T110 0 1 0 0
T128 0 1 0 0
T148 0 1 0 0
T164 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 43 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T8 0 2 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T25 0 1 0 0
T35 0 1 0 0
T80 0 2 0 0
T110 0 1 0 0
T128 0 1 0 0
T148 0 1 0 0
T164 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 43 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T8 0 2 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T25 0 1 0 0
T35 0 1 0 0
T80 0 2 0 0
T110 0 1 0 0
T128 0 1 0 0
T148 0 1 0 0
T164 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 4228 0 0
T1 21441 255 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T8 0 202 0 0
T11 0 175 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T25 0 17 0 0
T35 0 43 0 0
T80 0 96 0 0
T110 0 42 0 0
T128 0 48 0 0
T148 0 45 0 0
T164 0 85 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6474440 0 0
T1 21441 14672 0 0
T2 13902 13478 0 0
T3 16928 16493 0 0
T4 202500 202100 0 0
T5 797 397 0 0
T13 496 96 0 0
T14 527 127 0 0
T15 492 92 0 0
T16 7883 7483 0 0
T17 504 104 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 18 0 0
T1 21441 1 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T8 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T80 0 1 0 0
T110 0 1 0 0
T148 0 1 0 0
T163 0 1 0 0
T164 0 1 0 0
T165 0 1 0 0
T166 0 1 0 0
T167 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT4,T5,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T1
10CoveredT4,T5,T1
11CoveredT4,T5,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T11,T35

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT4,T5,T1 VC_COV_UNR
1CoveredT1,T11,T35

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T11,T35

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T11,T35
10CoveredT5,T1,T2
11CoveredT1,T11,T35

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T11,T35
01CoveredT34,T131
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T11,T35
01CoveredT1,T11,T129
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T11,T35
1-CoveredT1,T11,T129

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T11,T35
DetectSt 168 Covered T1,T11,T35
IdleSt 163 Covered T4,T5,T1
StableSt 191 Covered T1,T11,T35


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T11,T35
DebounceSt->IdleSt 163 Covered T34,T77,T110
DetectSt->IdleSt 186 Covered T34,T131
DetectSt->StableSt 191 Covered T1,T11,T35
IdleSt->DebounceSt 148 Covered T1,T11,T35
StableSt->IdleSt 206 Covered T1,T11,T35



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T1,T11,T35
0 1 Covered T1,T11,T35
0 0 Excluded T4,T5,T1 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T1,T11,T35
0 Covered T4,T5,T1


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T11,T35
IdleSt 0 - - - - - - Covered T4,T5,T1
DebounceSt - 1 - - - - - Covered T77,T78
DebounceSt - 0 1 1 - - - Covered T1,T11,T35
DebounceSt - 0 1 0 - - - Covered T34,T110,T166
DebounceSt - 0 0 - - - - Covered T1,T11,T35
DetectSt - - - - 1 - - Covered T34,T131
DetectSt - - - - 0 1 - Covered T1,T11,T35
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T1,T11,T129
StableSt - - - - - - 0 Covered T1,T11,T35
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7138179 134 0 0
CntIncr_A 7138179 3484 0 0
CntNoWrap_A 7138179 6471917 0 0
DetectStDropOut_A 7138179 2 0 0
DetectedOut_A 7138179 5713 0 0
DetectedPulseOut_A 7138179 61 0 0
DisabledIdleSt_A 7138179 6454765 0 0
DisabledNoDetection_A 7138179 6457101 0 0
EnterDebounceSt_A 7138179 72 0 0
EnterDetectSt_A 7138179 63 0 0
EnterStableSt_A 7138179 61 0 0
PulseIsPulse_A 7138179 61 0 0
StayInStableSt 7138179 5624 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7138179 3084 0 0
gen_low_level_sva.LowLevelEvent_A 7138179 6474440 0 0
gen_not_sticky_sva.StableStDropOut_A 7138179 33 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 134 0 0
T1 21441 4 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 2 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T34 0 3 0 0
T35 0 2 0 0
T77 0 1 0 0
T80 0 2 0 0
T128 0 2 0 0
T129 0 4 0 0
T137 0 2 0 0
T168 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 3484 0 0
T1 21441 114 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 43 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T34 0 40 0 0
T35 0 51 0 0
T77 0 16 0 0
T80 0 43 0 0
T128 0 65 0 0
T129 0 36 0 0
T137 0 18 0 0
T168 0 88 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6471917 0 0
T1 21441 14649 0 0
T2 13902 13473 0 0
T3 16928 16487 0 0
T4 202500 202099 0 0
T5 797 396 0 0
T13 496 95 0 0
T14 527 126 0 0
T15 492 91 0 0
T16 7883 7482 0 0
T17 504 103 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 2 0 0
T34 291233 1 0 0
T77 6257 0 0 0
T128 35239 0 0 0
T131 0 1 0 0
T137 1850 0 0 0
T138 15616 0 0 0
T139 496 0 0 0
T140 404 0 0 0
T141 6158 0 0 0
T142 444 0 0 0
T143 503 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 5713 0 0
T1 21441 87 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 175 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T35 0 39 0 0
T80 0 70 0 0
T110 0 7 0 0
T128 0 467 0 0
T129 0 167 0 0
T131 0 42 0 0
T137 0 66 0 0
T168 0 39 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 61 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T35 0 1 0 0
T80 0 1 0 0
T110 0 1 0 0
T128 0 1 0 0
T129 0 2 0 0
T131 0 1 0 0
T137 0 1 0 0
T168 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6454765 0 0
T1 21441 14071 0 0
T2 13902 13473 0 0
T3 16928 16487 0 0
T4 202500 202099 0 0
T5 797 396 0 0
T13 496 95 0 0
T14 527 126 0 0
T15 492 91 0 0
T16 7883 7482 0 0
T17 504 103 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6457101 0 0
T1 21441 14089 0 0
T2 13902 13478 0 0
T3 16928 16493 0 0
T4 202500 202100 0 0
T5 797 397 0 0
T13 496 96 0 0
T14 527 127 0 0
T15 492 92 0 0
T16 7883 7483 0 0
T17 504 104 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 72 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T34 0 2 0 0
T35 0 1 0 0
T77 0 1 0 0
T80 0 1 0 0
T128 0 1 0 0
T129 0 2 0 0
T137 0 1 0 0
T168 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 63 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T80 0 1 0 0
T110 0 1 0 0
T128 0 1 0 0
T129 0 2 0 0
T137 0 1 0 0
T168 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 61 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T35 0 1 0 0
T80 0 1 0 0
T110 0 1 0 0
T128 0 1 0 0
T129 0 2 0 0
T131 0 1 0 0
T137 0 1 0 0
T168 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 61 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T35 0 1 0 0
T80 0 1 0 0
T110 0 1 0 0
T128 0 1 0 0
T129 0 2 0 0
T131 0 1 0 0
T137 0 1 0 0
T168 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 5624 0 0
T1 21441 85 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 174 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T35 0 37 0 0
T80 0 68 0 0
T110 0 5 0 0
T128 0 465 0 0
T129 0 164 0 0
T131 0 40 0 0
T137 0 64 0 0
T168 0 37 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 3084 0 0
T1 21441 31 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T5 797 4 0 0
T8 0 2 0 0
T13 496 4 0 0
T14 527 7 0 0
T15 492 4 0 0
T16 7883 0 0 0
T17 504 6 0 0
T18 503 4 0 0
T50 0 5 0 0
T107 0 2 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6474440 0 0
T1 21441 14672 0 0
T2 13902 13478 0 0
T3 16928 16493 0 0
T4 202500 202100 0 0
T5 797 397 0 0
T13 496 96 0 0
T14 527 127 0 0
T15 492 92 0 0
T16 7883 7483 0 0
T17 504 104 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 33 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T129 0 1 0 0
T155 0 1 0 0
T160 0 1 0 0
T162 0 2 0 0
T167 0 1 0 0
T169 0 1 0 0
T170 0 1 0 0
T171 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT4,T1,T2

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T1
10CoveredT4,T1,T2
11CoveredT4,T1,T2

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T11,T36

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT4,T5,T1 VC_COV_UNR
1CoveredT1,T11,T36

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T11,T36

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T11,T36
10CoveredT4,T1,T2
11CoveredT1,T11,T36

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T11,T36
01CoveredT35,T131,T172
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T11,T36
01CoveredT1,T11,T36
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T11,T36
1-CoveredT1,T11,T36

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T11,T36
DetectSt 168 Covered T1,T11,T36
IdleSt 163 Covered T4,T5,T1
StableSt 191 Covered T1,T11,T36


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T11,T36
DebounceSt->IdleSt 163 Covered T1,T34,T77
DetectSt->IdleSt 186 Covered T35,T131,T172
DetectSt->StableSt 191 Covered T1,T11,T36
IdleSt->DebounceSt 148 Covered T1,T11,T36
StableSt->IdleSt 206 Covered T1,T11,T36



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T1,T11,T36
0 1 Covered T1,T11,T36
0 0 Excluded T4,T5,T1 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T1,T11,T36
0 Covered T4,T5,T1


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T11,T36
IdleSt 0 - - - - - - Covered T4,T1,T2
DebounceSt - 1 - - - - - Covered T77,T78
DebounceSt - 0 1 1 - - - Covered T1,T11,T36
DebounceSt - 0 1 0 - - - Covered T1,T34,T173
DebounceSt - 0 0 - - - - Covered T1,T11,T36
DetectSt - - - - 1 - - Covered T35,T131,T172
DetectSt - - - - 0 1 - Covered T1,T11,T36
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T1,T11,T36
StableSt - - - - - - 0 Covered T1,T11,T36
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7138179 152 0 0
CntIncr_A 7138179 4218 0 0
CntNoWrap_A 7138179 6471899 0 0
DetectStDropOut_A 7138179 3 0 0
DetectedOut_A 7138179 6342 0 0
DetectedPulseOut_A 7138179 70 0 0
DisabledIdleSt_A 7138179 6452771 0 0
DisabledNoDetection_A 7138179 6455105 0 0
EnterDebounceSt_A 7138179 80 0 0
EnterDetectSt_A 7138179 73 0 0
EnterStableSt_A 7138179 70 0 0
PulseIsPulse_A 7138179 70 0 0
StayInStableSt 7138179 6235 0 0
gen_high_level_sva.HighLevelEvent_A 7138179 6474440 0 0
gen_not_sticky_sva.StableStDropOut_A 7138179 33 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 152 0 0
T1 21441 5 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 2 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T34 0 1 0 0
T35 0 4 0 0
T36 0 4 0 0
T37 0 2 0 0
T77 0 1 0 0
T128 0 8 0 0
T137 0 2 0 0
T148 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 4218 0 0
T1 21441 186 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 43 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T34 0 20 0 0
T35 0 102 0 0
T36 0 192 0 0
T37 0 79 0 0
T77 0 16 0 0
T128 0 220 0 0
T137 0 18 0 0
T148 0 99 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6471899 0 0
T1 21441 14648 0 0
T2 13902 13473 0 0
T3 16928 16487 0 0
T4 202500 202099 0 0
T5 797 396 0 0
T13 496 95 0 0
T14 527 126 0 0
T15 492 91 0 0
T16 7883 7482 0 0
T17 504 103 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 3 0 0
T32 609 0 0 0
T33 7516 0 0 0
T35 3033 1 0 0
T87 27943 0 0 0
T131 0 1 0 0
T172 0 1 0 0
T174 775 0 0 0
T175 522 0 0 0
T176 702 0 0 0
T177 564 0 0 0
T178 2912 0 0 0
T179 2606 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6342 0 0
T1 21441 259 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 40 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T35 0 40 0 0
T36 0 266 0 0
T37 0 340 0 0
T110 0 4 0 0
T128 0 167 0 0
T137 0 66 0 0
T148 0 331 0 0
T159 0 176 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 70 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T35 0 1 0 0
T36 0 2 0 0
T37 0 1 0 0
T110 0 1 0 0
T128 0 4 0 0
T137 0 1 0 0
T148 0 1 0 0
T159 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6452771 0 0
T1 21441 13873 0 0
T2 13902 13473 0 0
T3 16928 16487 0 0
T4 202500 202099 0 0
T5 797 396 0 0
T13 496 95 0 0
T14 527 126 0 0
T15 492 91 0 0
T16 7883 7482 0 0
T17 504 103 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6455105 0 0
T1 21441 13890 0 0
T2 13902 13478 0 0
T3 16928 16493 0 0
T4 202500 202100 0 0
T5 797 397 0 0
T13 496 96 0 0
T14 527 127 0 0
T15 492 92 0 0
T16 7883 7483 0 0
T17 504 104 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 80 0 0
T1 21441 3 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T34 0 1 0 0
T35 0 2 0 0
T36 0 2 0 0
T37 0 1 0 0
T77 0 1 0 0
T128 0 4 0 0
T137 0 1 0 0
T148 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 73 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T35 0 2 0 0
T36 0 2 0 0
T37 0 1 0 0
T110 0 1 0 0
T128 0 4 0 0
T137 0 1 0 0
T148 0 1 0 0
T159 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 70 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T35 0 1 0 0
T36 0 2 0 0
T37 0 1 0 0
T110 0 1 0 0
T128 0 4 0 0
T137 0 1 0 0
T148 0 1 0 0
T159 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 70 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T35 0 1 0 0
T36 0 2 0 0
T37 0 1 0 0
T110 0 1 0 0
T128 0 4 0 0
T137 0 1 0 0
T148 0 1 0 0
T159 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6235 0 0
T1 21441 256 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 39 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T35 0 38 0 0
T36 0 263 0 0
T37 0 338 0 0
T110 0 3 0 0
T128 0 163 0 0
T137 0 64 0 0
T148 0 329 0 0
T159 0 174 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6474440 0 0
T1 21441 14672 0 0
T2 13902 13478 0 0
T3 16928 16493 0 0
T4 202500 202100 0 0
T5 797 397 0 0
T13 496 96 0 0
T14 527 127 0 0
T15 492 92 0 0
T16 7883 7483 0 0
T17 504 104 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 33 0 0
T1 21441 1 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T36 0 1 0 0
T110 0 1 0 0
T128 0 4 0 0
T131 0 1 0 0
T162 0 1 0 0
T164 0 1 0 0
T169 0 2 0 0
T180 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T1,T2
1CoveredT4,T5,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T1,T2
10CoveredT4,T5,T1
11CoveredT4,T5,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T11,T32

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT4,T5,T1 VC_COV_UNR
1CoveredT1,T11,T32

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T11,T32

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T11,T25
10CoveredT4,T1,T2
11CoveredT1,T11,T32

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T11,T32
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T11,T32
01CoveredT1,T128,T129
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T11,T32
1-CoveredT1,T128,T129

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T11,T32
DetectSt 168 Covered T1,T11,T32
IdleSt 163 Covered T4,T5,T1
StableSt 191 Covered T1,T11,T32


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T11,T32
DebounceSt->IdleSt 163 Covered T77,T162,T78
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T1,T11,T32
IdleSt->DebounceSt 148 Covered T1,T11,T32
StableSt->IdleSt 206 Covered T1,T33,T34



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T1,T11,T32
0 1 Covered T1,T11,T32
0 0 Excluded T4,T5,T1 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T1,T11,T32
0 Covered T4,T5,T1


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T11,T32
IdleSt 0 - - - - - - Covered T4,T5,T1
DebounceSt - 1 - - - - - Covered T77,T78
DebounceSt - 0 1 1 - - - Covered T1,T11,T32
DebounceSt - 0 1 0 - - - Covered T162
DebounceSt - 0 0 - - - - Covered T1,T11,T32
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T1,T11,T32
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T1,T128,T129
StableSt - - - - - - 0 Covered T1,T11,T32
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7138179 103 0 0
CntIncr_A 7138179 3007 0 0
CntNoWrap_A 7138179 6471948 0 0
DetectStDropOut_A 7138179 0 0 0
DetectedOut_A 7138179 3537 0 0
DetectedPulseOut_A 7138179 50 0 0
DisabledIdleSt_A 7138179 6450712 0 0
DisabledNoDetection_A 7138179 6453043 0 0
EnterDebounceSt_A 7138179 53 0 0
EnterDetectSt_A 7138179 50 0 0
EnterStableSt_A 7138179 50 0 0
PulseIsPulse_A 7138179 50 0 0
StayInStableSt 7138179 3461 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7138179 6704 0 0
gen_low_level_sva.LowLevelEvent_A 7138179 6474440 0 0
gen_not_sticky_sva.StableStDropOut_A 7138179 24 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 103 0 0
T1 21441 2 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 2 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T32 0 2 0 0
T33 0 2 0 0
T34 0 4 0 0
T77 0 1 0 0
T80 0 4 0 0
T128 0 4 0 0
T129 0 2 0 0
T131 0 4 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 3007 0 0
T1 21441 57 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 43 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T32 0 64 0 0
T33 0 13 0 0
T34 0 51 0 0
T77 0 16 0 0
T80 0 60 0 0
T128 0 90 0 0
T129 0 18 0 0
T131 0 24 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6471948 0 0
T1 21441 14651 0 0
T2 13902 13473 0 0
T3 16928 16487 0 0
T4 202500 202099 0 0
T5 797 396 0 0
T13 496 95 0 0
T14 527 126 0 0
T15 492 91 0 0
T16 7883 7482 0 0
T17 504 103 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 3537 0 0
T1 21441 40 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 260 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T32 0 44 0 0
T33 0 41 0 0
T34 0 124 0 0
T80 0 218 0 0
T128 0 91 0 0
T129 0 7 0 0
T131 0 83 0 0
T169 0 82 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 50 0 0
T1 21441 1 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T32 0 1 0 0
T33 0 1 0 0
T34 0 2 0 0
T80 0 2 0 0
T128 0 2 0 0
T129 0 1 0 0
T131 0 2 0 0
T169 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6450712 0 0
T1 21441 14071 0 0
T2 13902 13473 0 0
T3 16928 16487 0 0
T4 202500 202099 0 0
T5 797 396 0 0
T13 496 95 0 0
T14 527 126 0 0
T15 492 91 0 0
T16 7883 7482 0 0
T17 504 103 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6453043 0 0
T1 21441 14089 0 0
T2 13902 13478 0 0
T3 16928 16493 0 0
T4 202500 202100 0 0
T5 797 397 0 0
T13 496 96 0 0
T14 527 127 0 0
T15 492 92 0 0
T16 7883 7483 0 0
T17 504 104 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 53 0 0
T1 21441 1 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T32 0 1 0 0
T33 0 1 0 0
T34 0 2 0 0
T77 0 1 0 0
T80 0 2 0 0
T128 0 2 0 0
T129 0 1 0 0
T131 0 2 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 50 0 0
T1 21441 1 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T32 0 1 0 0
T33 0 1 0 0
T34 0 2 0 0
T80 0 2 0 0
T128 0 2 0 0
T129 0 1 0 0
T131 0 2 0 0
T169 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 50 0 0
T1 21441 1 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T32 0 1 0 0
T33 0 1 0 0
T34 0 2 0 0
T80 0 2 0 0
T128 0 2 0 0
T129 0 1 0 0
T131 0 2 0 0
T169 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 50 0 0
T1 21441 1 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 1 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T32 0 1 0 0
T33 0 1 0 0
T34 0 2 0 0
T80 0 2 0 0
T128 0 2 0 0
T129 0 1 0 0
T131 0 2 0 0
T169 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 3461 0 0
T1 21441 39 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T11 0 258 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T32 0 42 0 0
T33 0 39 0 0
T34 0 120 0 0
T80 0 214 0 0
T128 0 88 0 0
T129 0 6 0 0
T131 0 81 0 0
T169 0 79 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6704 0 0
T1 21441 44 0 0
T2 13902 28 0 0
T3 16928 9 0 0
T4 202500 4 0 0
T5 797 0 0 0
T13 496 4 0 0
T14 527 6 0 0
T15 492 8 0 0
T16 7883 4 0 0
T17 504 6 0 0
T18 0 4 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6474440 0 0
T1 21441 14672 0 0
T2 13902 13478 0 0
T3 16928 16493 0 0
T4 202500 202100 0 0
T5 797 397 0 0
T13 496 96 0 0
T14 527 127 0 0
T15 492 92 0 0
T16 7883 7483 0 0
T17 504 104 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 24 0 0
T1 21441 1 0 0
T2 13902 0 0 0
T3 16928 0 0 0
T6 15299 0 0 0
T13 496 0 0 0
T14 527 0 0 0
T15 492 0 0 0
T16 7883 0 0 0
T17 504 0 0 0
T18 503 0 0 0
T128 0 1 0 0
T129 0 1 0 0
T131 0 2 0 0
T134 0 1 0 0
T161 0 1 0 0
T165 0 1 0 0
T166 0 1 0 0
T169 0 1 0 0
T181 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T2,T3

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T1
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT8,T9,T25

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT4,T5,T1 VC_COV_UNR
1CoveredT8,T9,T25

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT8,T9,T25

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT8,T9,T25
10CoveredT1,T2,T3
11CoveredT8,T9,T25

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT8,T9,T37
01CoveredT25
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT8,T9,T37
01CoveredT8,T9,T35
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT8,T9,T37
1-CoveredT8,T9,T35

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T8,T9,T25
DetectSt 168 Covered T8,T9,T25
IdleSt 163 Covered T4,T5,T1
StableSt 191 Covered T8,T9,T37


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T8,T9,T25
DebounceSt->IdleSt 163 Covered T77,T159,T182
DetectSt->IdleSt 186 Covered T25
DetectSt->StableSt 191 Covered T8,T9,T37
IdleSt->DebounceSt 148 Covered T8,T9,T25
StableSt->IdleSt 206 Covered T8,T9,T35



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T8,T9,T25
0 1 Covered T8,T9,T25
0 0 Excluded T4,T5,T1 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T8,T9,T25
0 Covered T4,T5,T1


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T8,T9,T25
IdleSt 0 - - - - - - Covered T1,T2,T3
DebounceSt - 1 - - - - - Covered T77,T78
DebounceSt - 0 1 1 - - - Covered T8,T9,T25
DebounceSt - 0 1 0 - - - Covered T159,T182,T165
DebounceSt - 0 0 - - - - Covered T8,T9,T25
DetectSt - - - - 1 - - Covered T25
DetectSt - - - - 0 1 - Covered T8,T9,T37
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T8,T9,T35
StableSt - - - - - - 0 Covered T8,T9,T37
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7138179 137 0 0
CntIncr_A 7138179 4500 0 0
CntNoWrap_A 7138179 6471914 0 0
DetectStDropOut_A 7138179 1 0 0
DetectedOut_A 7138179 5558 0 0
DetectedPulseOut_A 7138179 64 0 0
DisabledIdleSt_A 7138179 6452095 0 0
DisabledNoDetection_A 7138179 6454430 0 0
EnterDebounceSt_A 7138179 73 0 0
EnterDetectSt_A 7138179 65 0 0
EnterStableSt_A 7138179 64 0 0
PulseIsPulse_A 7138179 64 0 0
StayInStableSt 7138179 5468 0 0
gen_high_level_sva.HighLevelEvent_A 7138179 6474440 0 0
gen_not_sticky_sva.StableStDropOut_A 7138179 38 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 137 0 0
T8 931 2 0 0
T9 0 2 0 0
T24 20701 0 0 0
T25 0 2 0 0
T32 0 2 0 0
T34 0 6 0 0
T35 0 4 0 0
T37 0 2 0 0
T39 6073 0 0 0
T40 3761 0 0 0
T51 425 0 0 0
T52 411 0 0 0
T53 4415 0 0 0
T54 501 0 0 0
T77 0 1 0 0
T107 423 0 0 0
T108 448 0 0 0
T128 0 8 0 0
T159 0 3 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 4500 0 0
T8 931 67 0 0
T9 0 51 0 0
T24 20701 0 0 0
T25 0 39 0 0
T32 0 64 0 0
T34 0 60 0 0
T35 0 93 0 0
T37 0 79 0 0
T39 6073 0 0 0
T40 3761 0 0 0
T51 425 0 0 0
T52 411 0 0 0
T53 4415 0 0 0
T54 501 0 0 0
T77 0 16 0 0
T107 423 0 0 0
T108 448 0 0 0
T128 0 220 0 0
T159 0 180 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6471914 0 0
T1 21441 14653 0 0
T2 13902 13473 0 0
T3 16928 16487 0 0
T4 202500 202099 0 0
T5 797 396 0 0
T13 496 95 0 0
T14 527 126 0 0
T15 492 91 0 0
T16 7883 7482 0 0
T17 504 103 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 1 0 0
T25 10492 1 0 0
T30 6293 0 0 0
T62 1634 0 0 0
T64 33532 0 0 0
T71 2264 0 0 0
T183 422 0 0 0
T184 502 0 0 0
T185 6795 0 0 0
T186 504 0 0 0
T187 536 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 5558 0 0
T8 931 317 0 0
T9 0 224 0 0
T24 20701 0 0 0
T32 0 135 0 0
T34 0 133 0 0
T35 0 41 0 0
T37 0 46 0 0
T39 6073 0 0 0
T40 3761 0 0 0
T51 425 0 0 0
T52 411 0 0 0
T53 4415 0 0 0
T54 501 0 0 0
T107 423 0 0 0
T108 448 0 0 0
T128 0 369 0 0
T131 0 106 0 0
T159 0 176 0 0
T169 0 219 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 64 0 0
T8 931 1 0 0
T9 0 1 0 0
T24 20701 0 0 0
T32 0 1 0 0
T34 0 3 0 0
T35 0 2 0 0
T37 0 1 0 0
T39 6073 0 0 0
T40 3761 0 0 0
T51 425 0 0 0
T52 411 0 0 0
T53 4415 0 0 0
T54 501 0 0 0
T107 423 0 0 0
T108 448 0 0 0
T128 0 4 0 0
T131 0 2 0 0
T159 0 1 0 0
T169 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6452095 0 0
T1 21441 14653 0 0
T2 13902 13473 0 0
T3 16928 16487 0 0
T4 202500 202099 0 0
T5 797 396 0 0
T13 496 95 0 0
T14 527 126 0 0
T15 492 91 0 0
T16 7883 7482 0 0
T17 504 103 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6454430 0 0
T1 21441 14672 0 0
T2 13902 13478 0 0
T3 16928 16493 0 0
T4 202500 202100 0 0
T5 797 397 0 0
T13 496 96 0 0
T14 527 127 0 0
T15 492 92 0 0
T16 7883 7483 0 0
T17 504 104 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 73 0 0
T8 931 1 0 0
T9 0 1 0 0
T24 20701 0 0 0
T25 0 1 0 0
T32 0 1 0 0
T34 0 3 0 0
T35 0 2 0 0
T37 0 1 0 0
T39 6073 0 0 0
T40 3761 0 0 0
T51 425 0 0 0
T52 411 0 0 0
T53 4415 0 0 0
T54 501 0 0 0
T77 0 1 0 0
T107 423 0 0 0
T108 448 0 0 0
T128 0 4 0 0
T159 0 2 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 65 0 0
T8 931 1 0 0
T9 0 1 0 0
T24 20701 0 0 0
T25 0 1 0 0
T32 0 1 0 0
T34 0 3 0 0
T35 0 2 0 0
T37 0 1 0 0
T39 6073 0 0 0
T40 3761 0 0 0
T51 425 0 0 0
T52 411 0 0 0
T53 4415 0 0 0
T54 501 0 0 0
T107 423 0 0 0
T108 448 0 0 0
T128 0 4 0 0
T131 0 2 0 0
T159 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 64 0 0
T8 931 1 0 0
T9 0 1 0 0
T24 20701 0 0 0
T32 0 1 0 0
T34 0 3 0 0
T35 0 2 0 0
T37 0 1 0 0
T39 6073 0 0 0
T40 3761 0 0 0
T51 425 0 0 0
T52 411 0 0 0
T53 4415 0 0 0
T54 501 0 0 0
T107 423 0 0 0
T108 448 0 0 0
T128 0 4 0 0
T131 0 2 0 0
T159 0 1 0 0
T169 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 64 0 0
T8 931 1 0 0
T9 0 1 0 0
T24 20701 0 0 0
T32 0 1 0 0
T34 0 3 0 0
T35 0 2 0 0
T37 0 1 0 0
T39 6073 0 0 0
T40 3761 0 0 0
T51 425 0 0 0
T52 411 0 0 0
T53 4415 0 0 0
T54 501 0 0 0
T107 423 0 0 0
T108 448 0 0 0
T128 0 4 0 0
T131 0 2 0 0
T159 0 1 0 0
T169 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 5468 0 0
T8 931 316 0 0
T9 0 223 0 0
T24 20701 0 0 0
T32 0 133 0 0
T34 0 129 0 0
T35 0 38 0 0
T37 0 44 0 0
T39 6073 0 0 0
T40 3761 0 0 0
T51 425 0 0 0
T52 411 0 0 0
T53 4415 0 0 0
T54 501 0 0 0
T107 423 0 0 0
T108 448 0 0 0
T128 0 364 0 0
T131 0 104 0 0
T159 0 174 0 0
T169 0 217 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6474440 0 0
T1 21441 14672 0 0
T2 13902 13478 0 0
T3 16928 16493 0 0
T4 202500 202100 0 0
T5 797 397 0 0
T13 496 96 0 0
T14 527 127 0 0
T15 492 92 0 0
T16 7883 7483 0 0
T17 504 104 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 38 0 0
T8 931 1 0 0
T9 0 1 0 0
T24 20701 0 0 0
T34 0 2 0 0
T35 0 1 0 0
T39 6073 0 0 0
T40 3761 0 0 0
T51 425 0 0 0
T52 411 0 0 0
T53 4415 0 0 0
T54 501 0 0 0
T107 423 0 0 0
T108 448 0 0 0
T128 0 3 0 0
T131 0 2 0 0
T134 0 2 0 0
T155 0 1 0 0
T162 0 2 0 0
T169 0 2 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T5,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT4,T5,T1
11CoveredT4,T5,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT9,T11,T34

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT4,T5,T1 VC_COV_UNR
1CoveredT9,T11,T34

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT9,T11,T34

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T9,T11
10CoveredT1,T2,T3
11CoveredT9,T11,T34

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT9,T11,T34
01CoveredT11
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT9,T11,T34
01CoveredT11,T34,T128
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT9,T11,T34
1-CoveredT11,T34,T128

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T9,T11,T34
DetectSt 168 Covered T9,T11,T34
IdleSt 163 Covered T4,T5,T1
StableSt 191 Covered T9,T11,T34


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T9,T11,T34
DebounceSt->IdleSt 163 Covered T34,T77,T162
DetectSt->IdleSt 186 Covered T11
DetectSt->StableSt 191 Covered T9,T11,T34
IdleSt->DebounceSt 148 Covered T9,T11,T34
StableSt->IdleSt 206 Covered T11,T34,T128



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T9,T11,T34
0 1 Covered T9,T11,T34
0 0 Excluded T4,T5,T1 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T9,T11,T34
0 Covered T4,T5,T1


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T9,T11,T34
IdleSt 0 - - - - - - Covered T4,T5,T1
DebounceSt - 1 - - - - - Covered T77,T78
DebounceSt - 0 1 1 - - - Covered T9,T11,T34
DebounceSt - 0 1 0 - - - Covered T34,T162
DebounceSt - 0 0 - - - - Covered T9,T11,T34
DetectSt - - - - 1 - - Covered T11
DetectSt - - - - 0 1 - Covered T9,T11,T34
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T11,T34,T128
StableSt - - - - - - 0 Covered T9,T11,T34
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7138179 90 0 0
CntIncr_A 7138179 2649 0 0
CntNoWrap_A 7138179 6471961 0 0
DetectStDropOut_A 7138179 1 0 0
DetectedOut_A 7138179 2692 0 0
DetectedPulseOut_A 7138179 42 0 0
DisabledIdleSt_A 7138179 6451509 0 0
DisabledNoDetection_A 7138179 6453840 0 0
EnterDebounceSt_A 7138179 47 0 0
EnterDetectSt_A 7138179 43 0 0
EnterStableSt_A 7138179 42 0 0
PulseIsPulse_A 7138179 42 0 0
StayInStableSt 7138179 2627 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7138179 6295 0 0
gen_low_level_sva.LowLevelEvent_A 7138179 6474440 0 0
gen_not_sticky_sva.StableStDropOut_A 7138179 19 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 90 0 0
T9 875 2 0 0
T10 4873 0 0 0
T11 848 4 0 0
T12 13581 0 0 0
T34 0 5 0 0
T36 1152 0 0 0
T55 525 0 0 0
T56 525 0 0 0
T57 794 0 0 0
T66 523 0 0 0
T77 0 1 0 0
T128 0 6 0 0
T134 0 4 0 0
T149 402 0 0 0
T159 0 2 0 0
T162 0 3 0 0
T164 0 4 0 0
T182 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 2649 0 0
T9 875 51 0 0
T10 4873 0 0 0
T11 848 86 0 0
T12 13581 0 0 0
T34 0 71 0 0
T36 1152 0 0 0
T55 525 0 0 0
T56 525 0 0 0
T57 794 0 0 0
T66 523 0 0 0
T77 0 17 0 0
T128 0 175 0 0
T134 0 182 0 0
T149 402 0 0 0
T159 0 90 0 0
T162 0 100 0 0
T164 0 78 0 0
T182 0 92 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6471961 0 0
T1 21441 14653 0 0
T2 13902 13473 0 0
T3 16928 16487 0 0
T4 202500 202099 0 0
T5 797 396 0 0
T13 496 95 0 0
T14 527 126 0 0
T15 492 91 0 0
T16 7883 7482 0 0
T17 504 103 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 1 0 0
T11 848 1 0 0
T12 13581 0 0 0
T36 1152 0 0 0
T41 7733 0 0 0
T56 525 0 0 0
T57 794 0 0 0
T58 994 0 0 0
T66 523 0 0 0
T67 505 0 0 0
T149 402 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 2692 0 0
T9 875 63 0 0
T10 4873 0 0 0
T11 848 38 0 0
T12 13581 0 0 0
T34 0 86 0 0
T36 1152 0 0 0
T55 525 0 0 0
T56 525 0 0 0
T57 794 0 0 0
T66 523 0 0 0
T128 0 131 0 0
T134 0 100 0 0
T149 402 0 0 0
T159 0 42 0 0
T162 0 89 0 0
T164 0 47 0 0
T166 0 35 0 0
T182 0 40 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 42 0 0
T9 875 1 0 0
T10 4873 0 0 0
T11 848 1 0 0
T12 13581 0 0 0
T34 0 2 0 0
T36 1152 0 0 0
T55 525 0 0 0
T56 525 0 0 0
T57 794 0 0 0
T66 523 0 0 0
T128 0 3 0 0
T134 0 2 0 0
T149 402 0 0 0
T159 0 1 0 0
T162 0 1 0 0
T164 0 2 0 0
T166 0 1 0 0
T182 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6451509 0 0
T1 21441 14455 0 0
T2 13902 13473 0 0
T3 16928 16487 0 0
T4 202500 202099 0 0
T5 797 396 0 0
T13 496 95 0 0
T14 527 126 0 0
T15 492 91 0 0
T16 7883 7482 0 0
T17 504 103 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6453840 0 0
T1 21441 14473 0 0
T2 13902 13478 0 0
T3 16928 16493 0 0
T4 202500 202100 0 0
T5 797 397 0 0
T13 496 96 0 0
T14 527 127 0 0
T15 492 92 0 0
T16 7883 7483 0 0
T17 504 104 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 47 0 0
T9 875 1 0 0
T10 4873 0 0 0
T11 848 2 0 0
T12 13581 0 0 0
T34 0 3 0 0
T36 1152 0 0 0
T55 525 0 0 0
T56 525 0 0 0
T57 794 0 0 0
T66 523 0 0 0
T77 0 1 0 0
T128 0 3 0 0
T134 0 2 0 0
T149 402 0 0 0
T159 0 1 0 0
T162 0 2 0 0
T164 0 2 0 0
T182 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 43 0 0
T9 875 1 0 0
T10 4873 0 0 0
T11 848 2 0 0
T12 13581 0 0 0
T34 0 2 0 0
T36 1152 0 0 0
T55 525 0 0 0
T56 525 0 0 0
T57 794 0 0 0
T66 523 0 0 0
T128 0 3 0 0
T134 0 2 0 0
T149 402 0 0 0
T159 0 1 0 0
T162 0 1 0 0
T164 0 2 0 0
T166 0 1 0 0
T182 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 42 0 0
T9 875 1 0 0
T10 4873 0 0 0
T11 848 1 0 0
T12 13581 0 0 0
T34 0 2 0 0
T36 1152 0 0 0
T55 525 0 0 0
T56 525 0 0 0
T57 794 0 0 0
T66 523 0 0 0
T128 0 3 0 0
T134 0 2 0 0
T149 402 0 0 0
T159 0 1 0 0
T162 0 1 0 0
T164 0 2 0 0
T166 0 1 0 0
T182 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 42 0 0
T9 875 1 0 0
T10 4873 0 0 0
T11 848 1 0 0
T12 13581 0 0 0
T34 0 2 0 0
T36 1152 0 0 0
T55 525 0 0 0
T56 525 0 0 0
T57 794 0 0 0
T66 523 0 0 0
T128 0 3 0 0
T134 0 2 0 0
T149 402 0 0 0
T159 0 1 0 0
T162 0 1 0 0
T164 0 2 0 0
T166 0 1 0 0
T182 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 2627 0 0
T9 875 61 0 0
T10 4873 0 0 0
T11 848 37 0 0
T12 13581 0 0 0
T34 0 83 0 0
T36 1152 0 0 0
T55 525 0 0 0
T56 525 0 0 0
T57 794 0 0 0
T66 523 0 0 0
T128 0 127 0 0
T134 0 98 0 0
T149 402 0 0 0
T159 0 41 0 0
T162 0 87 0 0
T164 0 45 0 0
T166 0 34 0 0
T182 0 38 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6295 0 0
T1 21441 45 0 0
T2 13902 25 0 0
T3 16928 11 0 0
T6 15299 28 0 0
T7 0 38 0 0
T13 496 8 0 0
T14 527 4 0 0
T15 492 8 0 0
T16 7883 0 0 0
T17 504 4 0 0
T18 503 6 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 6474440 0 0
T1 21441 14672 0 0
T2 13902 13478 0 0
T3 16928 16493 0 0
T4 202500 202100 0 0
T5 797 397 0 0
T13 496 96 0 0
T14 527 127 0 0
T15 492 92 0 0
T16 7883 7483 0 0
T17 504 104 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138179 19 0 0
T11 848 1 0 0
T12 13581 0 0 0
T34 0 1 0 0
T36 1152 0 0 0
T41 7733 0 0 0
T56 525 0 0 0
T57 794 0 0 0
T58 994 0 0 0
T66 523 0 0 0
T67 505 0 0 0
T128 0 2 0 0
T130 0 1 0 0
T134 0 2 0 0
T149 402 0 0 0
T159 0 1 0 0
T163 0 1 0 0
T164 0 2 0 0
T166 0 1 0 0
T188 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%