Line Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=1,EventType=2,Sticky=0,TimerWidth=16 + DebounceTimerWidth=16,DetectTimerWidth=1,EventType=2,Sticky=1,TimerWidth=16 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 58 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Line Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=1,EventType=3,Sticky=1,TimerWidth=16 + DebounceTimerWidth=16,DetectTimerWidth=1,EventType=3,Sticky=0,TimerWidth=16 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 60 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Line Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=1,EventType=1,Sticky=1,TimerWidth=16 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 43 | 43 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 79 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 60 |
1 |
1 |
| 79 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Line Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=32,EventType=1,Sticky=0,TimerWidth=32 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 43 | 43 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 79 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 60 |
1 |
1 |
| 79 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Line Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=32,EventType=3,Sticky=0,TimerWidth=32 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 60 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=32,EventType=3,Sticky=0,TimerWidth=32 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 22 | 22 | 100.00 |
| Logical | 22 | 22 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T4,T5,T1 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T4,T5,T1 |
| 1 | 1 | Covered | T4,T5,T1 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T2,T3 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T2,T3 |
LINE 99
EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T2,T3 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T30,T76 |
| 1 | 0 | Covered | T77,T78 |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T77,T78 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T3 |
| 1 | - | Covered | T1,T2,T3 |
Cond Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=1,EventType=2,Sticky=0,TimerWidth=16 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 22 | 20 | 90.91 |
| Logical | 22 | 20 | 90.91 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T5,T1 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T1 |
| 1 | 0 | Covered | T4,T5,T1 |
| 1 | 1 | Covered | T4,T5,T1 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T24,T9 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T24,T9 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T24,T9 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T24,T9 |
| 1 | 0 | Covered | T4,T5,T1 |
| 1 | 1 | Covered | T1,T24,T9 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T24,T9 |
| 0 | 1 | Covered | T24,T11,T34 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T24,T9 |
| 0 | 1 | Covered | T1,T24,T9 |
| 1 | 0 | Not Covered | |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T24,T9 |
| 1 | - | Covered | T1,T24,T9 |
Cond Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=32,EventType=1,Sticky=0,TimerWidth=32 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 19 | 19 | 100.00 |
| Logical | 19 | 19 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T2,T6,T7 |
| 1 | Covered | T4,T5,T1 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T2,T6,T7 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T2,T6,T7 |
LINE 99
EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T2,T6,T7 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | Covered | T2,T6,T7 |
| 1 | 1 | Covered | T2,T6,T7 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T6,T7 |
| 0 | 1 | Covered | T2,T7,T39 |
| 1 | 0 | Covered | T2,T7,T28 |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T6,T7 |
| 0 | 1 | Covered | T2,T6,T7 |
| 1 | 0 | Covered | T38,T77,T79 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T2,T6,T7 |
| 1 | - | Covered | T2,T6,T7 |
Cond Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=1,EventType=1,Sticky=1,TimerWidth=16 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 16 | 15 | 93.75 |
| Logical | 16 | 15 | 93.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T10,T23 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T10,T23 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T23,T71 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T10,T23 |
| 1 | 0 | Covered | T4,T1,T2 |
| 1 | 1 | Covered | T1,T10,T23 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T23,T71 |
| 0 | 1 | Covered | T1,T80,T81 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active) && (!Sticky))))
--------1-------- -----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T23,T71 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T23,T71 |
Cond Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=1,EventType=3,Sticky=0,TimerWidth=16 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 22 | 20 | 90.91 |
| Logical | 22 | 20 | 90.91 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T5,T1 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T1 |
| 1 | 0 | Covered | T4,T5,T1 |
| 1 | 1 | Covered | T4,T5,T1 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T8,T9 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T8,T9 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T8,T9 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T8,T9 |
| 1 | 0 | Covered | T4,T5,T1 |
| 1 | 1 | Covered | T1,T8,T9 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T8,T9 |
| 0 | 1 | Covered | T25,T35,T34 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T8,T9 |
| 0 | 1 | Covered | T1,T8,T11 |
| 1 | 0 | Not Covered | |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T8,T9 |
| 1 | - | Covered | T1,T8,T11 |
Cond Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=1,EventType=3,Sticky=1,TimerWidth=16 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 19 | 18 | 94.74 |
| Logical | 19 | 18 | 94.74 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T13 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T1 |
| 1 | 0 | Covered | T4,T1,T13 |
| 1 | 1 | Covered | T4,T1,T13 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T10,T23 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T10,T23 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T10,T23 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T10,T23 |
| 1 | 0 | Covered | T4,T1,T13 |
| 1 | 1 | Covered | T1,T10,T23 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T10,T23 |
| 0 | 1 | Covered | T72,T82,T83 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active) && (!Sticky))))
--------1-------- -----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T10,T23 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T10,T23 |
Cond Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=1,EventType=2,Sticky=1,TimerWidth=16 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 19 | 18 | 94.74 |
| Logical | 19 | 18 | 94.74 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T2 |
| 1 | Covered | T4,T5,T1 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T2 |
| 1 | 0 | Covered | T4,T5,T1 |
| 1 | 1 | Covered | T4,T5,T1 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T10,T23 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T10,T23 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T10,T23 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T10,T23 |
| 1 | 0 | Covered | T4,T1,T2 |
| 1 | 1 | Covered | T1,T10,T23 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T10,T23 |
| 0 | 1 | Covered | T23,T84,T85 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active) && (!Sticky))))
--------1-------- -----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T10,T23 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T10,T23 |
FSM Coverage for Module :
sysrst_ctrl_detect
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
6 |
100.00 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T1,T24,T9 |
| DetectSt |
168 |
Covered |
T1,T24,T9 |
| IdleSt |
163 |
Covered |
T4,T5,T1 |
| StableSt |
191 |
Covered |
T1,T24,T9 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T1,T24,T9 |
| DebounceSt->IdleSt |
163 |
Covered |
T11,T44,T46 |
| DetectSt->IdleSt |
186 |
Covered |
T1,T24,T11 |
| DetectSt->StableSt |
191 |
Covered |
T1,T24,T9 |
| IdleSt->DebounceSt |
148 |
Covered |
T1,T24,T9 |
| StableSt->IdleSt |
206 |
Covered |
T1,T24,T9 |
Branch Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=1,EventType=2,Sticky=0,TimerWidth=16 + DebounceTimerWidth=16,DetectTimerWidth=1,EventType=2,Sticky=1,TimerWidth=16 + DebounceTimerWidth=16,DetectTimerWidth=1,EventType=3,Sticky=1,TimerWidth=16 + DebounceTimerWidth=16,DetectTimerWidth=1,EventType=3,Sticky=0,TimerWidth=16 + DebounceTimerWidth=16,DetectTimerWidth=32,EventType=3,Sticky=0,TimerWidth=32 )
Branch Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| Branches |
|
23 |
22 |
95.65 |
| TERNARY |
92 |
3 |
3 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
12 |
11 |
91.67 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T24,T9 |
| 0 |
1 |
Covered |
T1,T24,T9 |
| 0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T24,T9 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T24,T9 |
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T5,T1 |
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T77,T78 |
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T1,T24,T9 |
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T11,T44,T46 |
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T1,T24,T9 |
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T24,T11,T23 |
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T1,T24,T9 |
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Covered |
T1,T2,T3 |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T1,T24,T9 |
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T1,T24,T9 |
| default |
- |
- |
- |
- |
- |
- |
- |
Not Covered |
|
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Branch Coverage for Module :
sysrst_ctrl_detect ( parameter DebounceTimerWidth=16,DetectTimerWidth=1,EventType=1,Sticky=1,TimerWidth=16 + DebounceTimerWidth=16,DetectTimerWidth=32,EventType=1,Sticky=0,TimerWidth=32 )
Branch Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| Branches |
|
21 |
20 |
95.24 |
| TERNARY |
92 |
3 |
3 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
12 |
11 |
91.67 |
| IF |
219 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T6 |
| 0 |
1 |
Covered |
T1,T2,T6 |
| 0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T6 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T6 |
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T2 |
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T77,T78 |
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T1,T2,T6 |
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T1,T10,T75 |
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T1,T2,T6 |
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T1,T2,T7 |
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T1,T2,T6 |
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Covered |
T2,T6,T7 |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T1,T2,T6 |
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T1,T2,T6 |
| default |
- |
- |
- |
- |
- |
- |
- |
Not Covered |
|
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Module :
sysrst_ctrl_detect
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
17926 |
0 |
0 |
| T1 |
21441 |
2 |
0 |
0 |
| T2 |
27804 |
26 |
0 |
0 |
| T3 |
33856 |
3 |
0 |
0 |
| T6 |
30598 |
20 |
0 |
0 |
| T7 |
0 |
28 |
0 |
0 |
| T9 |
875 |
0 |
0 |
0 |
| T10 |
4873 |
4 |
0 |
0 |
| T11 |
848 |
0 |
0 |
0 |
| T12 |
0 |
10 |
0 |
0 |
| T13 |
992 |
0 |
0 |
0 |
| T14 |
1054 |
0 |
0 |
0 |
| T15 |
984 |
0 |
0 |
0 |
| T16 |
15766 |
0 |
0 |
0 |
| T17 |
1008 |
0 |
0 |
0 |
| T18 |
1006 |
0 |
0 |
0 |
| T24 |
20701 |
4 |
0 |
0 |
| T25 |
0 |
6 |
0 |
0 |
| T28 |
0 |
32 |
0 |
0 |
| T39 |
0 |
56 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T43 |
0 |
2 |
0 |
0 |
| T44 |
0 |
3 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T47 |
0 |
4 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
782 |
0 |
0 |
0 |
| T51 |
425 |
0 |
0 |
0 |
| T52 |
411 |
0 |
0 |
0 |
| T53 |
4415 |
0 |
0 |
0 |
| T54 |
501 |
0 |
0 |
0 |
| T55 |
525 |
0 |
0 |
0 |
| T56 |
525 |
0 |
0 |
0 |
| T64 |
0 |
14 |
0 |
0 |
| T86 |
0 |
2 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
1255526 |
0 |
0 |
| T1 |
21441 |
25 |
0 |
0 |
| T2 |
27804 |
488 |
0 |
0 |
| T3 |
33856 |
191 |
0 |
0 |
| T6 |
30598 |
863 |
0 |
0 |
| T7 |
0 |
746 |
0 |
0 |
| T9 |
875 |
0 |
0 |
0 |
| T10 |
4873 |
122 |
0 |
0 |
| T11 |
848 |
0 |
0 |
0 |
| T12 |
0 |
210 |
0 |
0 |
| T13 |
992 |
0 |
0 |
0 |
| T14 |
1054 |
0 |
0 |
0 |
| T15 |
984 |
0 |
0 |
0 |
| T16 |
15766 |
0 |
0 |
0 |
| T17 |
1008 |
0 |
0 |
0 |
| T18 |
1006 |
0 |
0 |
0 |
| T24 |
20701 |
120 |
0 |
0 |
| T25 |
0 |
93 |
0 |
0 |
| T28 |
0 |
1212 |
0 |
0 |
| T39 |
0 |
1933 |
0 |
0 |
| T40 |
0 |
20 |
0 |
0 |
| T43 |
0 |
57 |
0 |
0 |
| T44 |
0 |
182 |
0 |
0 |
| T45 |
0 |
10 |
0 |
0 |
| T46 |
0 |
19979 |
0 |
0 |
| T47 |
0 |
80 |
0 |
0 |
| T48 |
0 |
114 |
0 |
0 |
| T49 |
0 |
48 |
0 |
0 |
| T50 |
782 |
0 |
0 |
0 |
| T51 |
425 |
0 |
0 |
0 |
| T52 |
411 |
0 |
0 |
0 |
| T53 |
4415 |
0 |
0 |
0 |
| T54 |
501 |
0 |
0 |
0 |
| T55 |
525 |
0 |
0 |
0 |
| T56 |
525 |
0 |
0 |
0 |
| T64 |
0 |
1001 |
0 |
0 |
| T86 |
0 |
25 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
168255400 |
0 |
0 |
| T1 |
557466 |
380887 |
0 |
0 |
| T2 |
361452 |
350176 |
0 |
0 |
| T3 |
440128 |
428631 |
0 |
0 |
| T4 |
5265000 |
5254574 |
0 |
0 |
| T5 |
20722 |
10296 |
0 |
0 |
| T13 |
12896 |
2470 |
0 |
0 |
| T14 |
13702 |
3276 |
0 |
0 |
| T15 |
12792 |
2366 |
0 |
0 |
| T16 |
204958 |
194532 |
0 |
0 |
| T17 |
13104 |
2678 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
1838 |
0 |
0 |
| T9 |
1750 |
0 |
0 |
0 |
| T10 |
4873 |
0 |
0 |
0 |
| T11 |
848 |
0 |
0 |
0 |
| T24 |
41402 |
1 |
0 |
0 |
| T39 |
6073 |
28 |
0 |
0 |
| T42 |
0 |
9 |
0 |
0 |
| T51 |
850 |
0 |
0 |
0 |
| T52 |
822 |
0 |
0 |
0 |
| T53 |
8830 |
0 |
0 |
0 |
| T54 |
1002 |
0 |
0 |
0 |
| T55 |
525 |
0 |
0 |
0 |
| T56 |
525 |
0 |
0 |
0 |
| T65 |
490 |
0 |
0 |
0 |
| T69 |
13821 |
0 |
0 |
0 |
| T70 |
0 |
30 |
0 |
0 |
| T72 |
1107 |
0 |
0 |
0 |
| T76 |
12479 |
1 |
0 |
0 |
| T77 |
0 |
1 |
0 |
0 |
| T81 |
0 |
3 |
0 |
0 |
| T87 |
0 |
6 |
0 |
0 |
| T88 |
0 |
5 |
0 |
0 |
| T89 |
0 |
4 |
0 |
0 |
| T90 |
0 |
3 |
0 |
0 |
| T91 |
0 |
4 |
0 |
0 |
| T92 |
0 |
9 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T94 |
0 |
15 |
0 |
0 |
| T95 |
0 |
28 |
0 |
0 |
| T96 |
0 |
4 |
0 |
0 |
| T97 |
0 |
1 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
0 |
3 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T101 |
503 |
0 |
0 |
0 |
| T102 |
1384 |
0 |
0 |
0 |
| T103 |
522 |
0 |
0 |
0 |
| T104 |
502 |
0 |
0 |
0 |
| T105 |
435 |
0 |
0 |
0 |
| T106 |
497 |
0 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
956875 |
0 |
0 |
| T1 |
21441 |
3 |
0 |
0 |
| T2 |
27804 |
1063 |
0 |
0 |
| T3 |
33856 |
56 |
0 |
0 |
| T6 |
30598 |
421 |
0 |
0 |
| T7 |
0 |
1818 |
0 |
0 |
| T9 |
875 |
0 |
0 |
0 |
| T10 |
4873 |
5 |
0 |
0 |
| T11 |
848 |
0 |
0 |
0 |
| T12 |
0 |
121 |
0 |
0 |
| T13 |
992 |
0 |
0 |
0 |
| T14 |
1054 |
0 |
0 |
0 |
| T15 |
984 |
0 |
0 |
0 |
| T16 |
15766 |
0 |
0 |
0 |
| T17 |
1008 |
0 |
0 |
0 |
| T18 |
1006 |
0 |
0 |
0 |
| T24 |
20701 |
6 |
0 |
0 |
| T25 |
0 |
17 |
0 |
0 |
| T28 |
0 |
1962 |
0 |
0 |
| T30 |
0 |
16 |
0 |
0 |
| T43 |
0 |
2 |
0 |
0 |
| T44 |
0 |
8 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
6 |
0 |
0 |
| T47 |
0 |
8 |
0 |
0 |
| T48 |
0 |
8 |
0 |
0 |
| T49 |
0 |
11 |
0 |
0 |
| T50 |
782 |
0 |
0 |
0 |
| T51 |
425 |
0 |
0 |
0 |
| T52 |
411 |
0 |
0 |
0 |
| T53 |
4415 |
0 |
0 |
0 |
| T54 |
501 |
0 |
0 |
0 |
| T55 |
525 |
0 |
0 |
0 |
| T56 |
525 |
0 |
0 |
0 |
| T64 |
0 |
229 |
0 |
0 |
| T68 |
0 |
27 |
0 |
0 |
| T86 |
0 |
3 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
6226 |
0 |
0 |
| T1 |
21441 |
1 |
0 |
0 |
| T2 |
27804 |
13 |
0 |
0 |
| T3 |
33856 |
1 |
0 |
0 |
| T6 |
30598 |
10 |
0 |
0 |
| T7 |
0 |
14 |
0 |
0 |
| T9 |
875 |
0 |
0 |
0 |
| T10 |
4873 |
2 |
0 |
0 |
| T11 |
848 |
0 |
0 |
0 |
| T12 |
0 |
5 |
0 |
0 |
| T13 |
992 |
0 |
0 |
0 |
| T14 |
1054 |
0 |
0 |
0 |
| T15 |
984 |
0 |
0 |
0 |
| T16 |
15766 |
0 |
0 |
0 |
| T17 |
1008 |
0 |
0 |
0 |
| T18 |
1006 |
0 |
0 |
0 |
| T24 |
20701 |
1 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T28 |
0 |
16 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
782 |
0 |
0 |
0 |
| T51 |
425 |
0 |
0 |
0 |
| T52 |
411 |
0 |
0 |
0 |
| T53 |
4415 |
0 |
0 |
0 |
| T54 |
501 |
0 |
0 |
0 |
| T55 |
525 |
0 |
0 |
0 |
| T56 |
525 |
0 |
0 |
0 |
| T64 |
0 |
7 |
0 |
0 |
| T68 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
161942060 |
0 |
0 |
| T1 |
557466 |
351566 |
0 |
0 |
| T2 |
361452 |
337822 |
0 |
0 |
| T3 |
440128 |
411066 |
0 |
0 |
| T4 |
5265000 |
5254574 |
0 |
0 |
| T5 |
20722 |
10296 |
0 |
0 |
| T13 |
12896 |
2470 |
0 |
0 |
| T14 |
13702 |
3276 |
0 |
0 |
| T15 |
12792 |
2366 |
0 |
0 |
| T16 |
204958 |
194532 |
0 |
0 |
| T17 |
13104 |
2678 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
161999826 |
0 |
0 |
| T1 |
557466 |
352032 |
0 |
0 |
| T2 |
361452 |
337940 |
0 |
0 |
| T3 |
440128 |
411198 |
0 |
0 |
| T4 |
5265000 |
5254600 |
0 |
0 |
| T5 |
20722 |
10322 |
0 |
0 |
| T13 |
12896 |
2496 |
0 |
0 |
| T14 |
13702 |
3302 |
0 |
0 |
| T15 |
12792 |
2392 |
0 |
0 |
| T16 |
204958 |
194558 |
0 |
0 |
| T17 |
13104 |
2704 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
9221 |
0 |
0 |
| T1 |
21441 |
1 |
0 |
0 |
| T2 |
27804 |
13 |
0 |
0 |
| T3 |
33856 |
2 |
0 |
0 |
| T6 |
30598 |
10 |
0 |
0 |
| T7 |
0 |
14 |
0 |
0 |
| T9 |
875 |
0 |
0 |
0 |
| T10 |
4873 |
2 |
0 |
0 |
| T11 |
848 |
0 |
0 |
0 |
| T12 |
0 |
5 |
0 |
0 |
| T13 |
992 |
0 |
0 |
0 |
| T14 |
1054 |
0 |
0 |
0 |
| T15 |
984 |
0 |
0 |
0 |
| T16 |
15766 |
0 |
0 |
0 |
| T17 |
1008 |
0 |
0 |
0 |
| T18 |
1006 |
0 |
0 |
0 |
| T24 |
20701 |
2 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
| T28 |
0 |
16 |
0 |
0 |
| T39 |
0 |
28 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
0 |
2 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
0 |
3 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
782 |
0 |
0 |
0 |
| T51 |
425 |
0 |
0 |
0 |
| T52 |
411 |
0 |
0 |
0 |
| T53 |
4415 |
0 |
0 |
0 |
| T54 |
501 |
0 |
0 |
0 |
| T55 |
525 |
0 |
0 |
0 |
| T56 |
525 |
0 |
0 |
0 |
| T64 |
0 |
7 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
8725 |
0 |
0 |
| T1 |
21441 |
1 |
0 |
0 |
| T2 |
27804 |
13 |
0 |
0 |
| T3 |
33856 |
1 |
0 |
0 |
| T6 |
30598 |
10 |
0 |
0 |
| T7 |
0 |
14 |
0 |
0 |
| T9 |
875 |
0 |
0 |
0 |
| T10 |
4873 |
2 |
0 |
0 |
| T11 |
848 |
0 |
0 |
0 |
| T12 |
0 |
5 |
0 |
0 |
| T13 |
992 |
0 |
0 |
0 |
| T14 |
1054 |
0 |
0 |
0 |
| T15 |
984 |
0 |
0 |
0 |
| T16 |
15766 |
0 |
0 |
0 |
| T17 |
1008 |
0 |
0 |
0 |
| T18 |
1006 |
0 |
0 |
0 |
| T24 |
20701 |
2 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T28 |
0 |
16 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T39 |
0 |
28 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
782 |
0 |
0 |
0 |
| T51 |
425 |
0 |
0 |
0 |
| T52 |
411 |
0 |
0 |
0 |
| T53 |
4415 |
0 |
0 |
0 |
| T54 |
501 |
0 |
0 |
0 |
| T55 |
525 |
0 |
0 |
0 |
| T56 |
525 |
0 |
0 |
0 |
| T64 |
0 |
7 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
6225 |
0 |
0 |
| T1 |
21441 |
1 |
0 |
0 |
| T2 |
27804 |
13 |
0 |
0 |
| T3 |
33856 |
1 |
0 |
0 |
| T6 |
30598 |
10 |
0 |
0 |
| T7 |
0 |
14 |
0 |
0 |
| T9 |
875 |
0 |
0 |
0 |
| T10 |
4873 |
2 |
0 |
0 |
| T11 |
848 |
0 |
0 |
0 |
| T12 |
0 |
5 |
0 |
0 |
| T13 |
992 |
0 |
0 |
0 |
| T14 |
1054 |
0 |
0 |
0 |
| T15 |
984 |
0 |
0 |
0 |
| T16 |
15766 |
0 |
0 |
0 |
| T17 |
1008 |
0 |
0 |
0 |
| T18 |
1006 |
0 |
0 |
0 |
| T24 |
20701 |
1 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T28 |
0 |
16 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
782 |
0 |
0 |
0 |
| T51 |
425 |
0 |
0 |
0 |
| T52 |
411 |
0 |
0 |
0 |
| T53 |
4415 |
0 |
0 |
0 |
| T54 |
501 |
0 |
0 |
0 |
| T55 |
525 |
0 |
0 |
0 |
| T56 |
525 |
0 |
0 |
0 |
| T64 |
0 |
7 |
0 |
0 |
| T68 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
6225 |
0 |
0 |
| T1 |
21441 |
1 |
0 |
0 |
| T2 |
27804 |
13 |
0 |
0 |
| T3 |
33856 |
1 |
0 |
0 |
| T6 |
30598 |
10 |
0 |
0 |
| T7 |
0 |
14 |
0 |
0 |
| T9 |
875 |
0 |
0 |
0 |
| T10 |
4873 |
2 |
0 |
0 |
| T11 |
848 |
0 |
0 |
0 |
| T12 |
0 |
5 |
0 |
0 |
| T13 |
992 |
0 |
0 |
0 |
| T14 |
1054 |
0 |
0 |
0 |
| T15 |
984 |
0 |
0 |
0 |
| T16 |
15766 |
0 |
0 |
0 |
| T17 |
1008 |
0 |
0 |
0 |
| T18 |
1006 |
0 |
0 |
0 |
| T24 |
20701 |
1 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T28 |
0 |
16 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
782 |
0 |
0 |
0 |
| T51 |
425 |
0 |
0 |
0 |
| T52 |
411 |
0 |
0 |
0 |
| T53 |
4415 |
0 |
0 |
0 |
| T54 |
501 |
0 |
0 |
0 |
| T55 |
525 |
0 |
0 |
0 |
| T56 |
525 |
0 |
0 |
0 |
| T64 |
0 |
7 |
0 |
0 |
| T68 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185592654 |
949701 |
0 |
0 |
| T1 |
21441 |
2 |
0 |
0 |
| T2 |
27804 |
1046 |
0 |
0 |
| T3 |
33856 |
55 |
0 |
0 |
| T6 |
30598 |
410 |
0 |
0 |
| T7 |
0 |
1804 |
0 |
0 |
| T9 |
875 |
0 |
0 |
0 |
| T10 |
4873 |
3 |
0 |
0 |
| T11 |
848 |
0 |
0 |
0 |
| T12 |
0 |
116 |
0 |
0 |
| T13 |
992 |
0 |
0 |
0 |
| T14 |
1054 |
0 |
0 |
0 |
| T15 |
984 |
0 |
0 |
0 |
| T16 |
15766 |
0 |
0 |
0 |
| T17 |
1008 |
0 |
0 |
0 |
| T18 |
1006 |
0 |
0 |
0 |
| T24 |
20701 |
5 |
0 |
0 |
| T25 |
0 |
14 |
0 |
0 |
| T28 |
0 |
1946 |
0 |
0 |
| T30 |
0 |
15 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
0 |
7 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
5 |
0 |
0 |
| T47 |
0 |
6 |
0 |
0 |
| T48 |
0 |
6 |
0 |
0 |
| T49 |
0 |
9 |
0 |
0 |
| T50 |
782 |
0 |
0 |
0 |
| T51 |
425 |
0 |
0 |
0 |
| T52 |
411 |
0 |
0 |
0 |
| T53 |
4415 |
0 |
0 |
0 |
| T54 |
501 |
0 |
0 |
0 |
| T55 |
525 |
0 |
0 |
0 |
| T56 |
525 |
0 |
0 |
0 |
| T64 |
0 |
222 |
0 |
0 |
| T68 |
0 |
25 |
0 |
0 |
| T86 |
0 |
2 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
64243611 |
52871 |
0 |
0 |
| T1 |
192969 |
365 |
0 |
0 |
| T2 |
125118 |
203 |
0 |
0 |
| T3 |
152352 |
78 |
0 |
0 |
| T4 |
810000 |
16 |
0 |
0 |
| T5 |
3985 |
4 |
0 |
0 |
| T6 |
61196 |
82 |
0 |
0 |
| T7 |
0 |
88 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T13 |
4464 |
63 |
0 |
0 |
| T14 |
4743 |
40 |
0 |
0 |
| T15 |
4428 |
52 |
0 |
0 |
| T16 |
70947 |
16 |
0 |
0 |
| T17 |
4536 |
50 |
0 |
0 |
| T18 |
2515 |
45 |
0 |
0 |
| T40 |
0 |
17 |
0 |
0 |
| T50 |
0 |
5 |
0 |
0 |
| T107 |
0 |
4 |
0 |
0 |
| T108 |
0 |
7 |
0 |
0 |
gen_high_event_sva.HighLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35690895 |
32372200 |
0 |
0 |
| T1 |
107205 |
73360 |
0 |
0 |
| T2 |
69510 |
67390 |
0 |
0 |
| T3 |
84640 |
82465 |
0 |
0 |
| T4 |
1012500 |
1010500 |
0 |
0 |
| T5 |
3985 |
1985 |
0 |
0 |
| T13 |
2480 |
480 |
0 |
0 |
| T14 |
2635 |
635 |
0 |
0 |
| T15 |
2460 |
460 |
0 |
0 |
| T16 |
39415 |
37415 |
0 |
0 |
| T17 |
2520 |
520 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121349043 |
110065480 |
0 |
0 |
| T1 |
364497 |
249424 |
0 |
0 |
| T2 |
236334 |
229126 |
0 |
0 |
| T3 |
287776 |
280381 |
0 |
0 |
| T4 |
3442500 |
3435700 |
0 |
0 |
| T5 |
13549 |
6749 |
0 |
0 |
| T13 |
8432 |
1632 |
0 |
0 |
| T14 |
8959 |
2159 |
0 |
0 |
| T15 |
8364 |
1564 |
0 |
0 |
| T16 |
134011 |
127211 |
0 |
0 |
| T17 |
8568 |
1768 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
64243611 |
58269960 |
0 |
0 |
| T1 |
192969 |
132048 |
0 |
0 |
| T2 |
125118 |
121302 |
0 |
0 |
| T3 |
152352 |
148437 |
0 |
0 |
| T4 |
1822500 |
1818900 |
0 |
0 |
| T5 |
7173 |
3573 |
0 |
0 |
| T13 |
4464 |
864 |
0 |
0 |
| T14 |
4743 |
1143 |
0 |
0 |
| T15 |
4428 |
828 |
0 |
0 |
| T16 |
70947 |
67347 |
0 |
0 |
| T17 |
4536 |
936 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
164178117 |
5093 |
0 |
0 |
| T1 |
21441 |
1 |
0 |
0 |
| T2 |
27804 |
9 |
0 |
0 |
| T3 |
33856 |
1 |
0 |
0 |
| T6 |
30598 |
9 |
0 |
0 |
| T7 |
0 |
14 |
0 |
0 |
| T9 |
875 |
0 |
0 |
0 |
| T10 |
4873 |
2 |
0 |
0 |
| T11 |
848 |
0 |
0 |
0 |
| T12 |
0 |
5 |
0 |
0 |
| T13 |
992 |
0 |
0 |
0 |
| T14 |
1054 |
0 |
0 |
0 |
| T15 |
984 |
0 |
0 |
0 |
| T16 |
15766 |
0 |
0 |
0 |
| T17 |
1008 |
0 |
0 |
0 |
| T18 |
1006 |
0 |
0 |
0 |
| T24 |
20701 |
1 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T28 |
0 |
16 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
782 |
0 |
0 |
0 |
| T51 |
425 |
0 |
0 |
0 |
| T52 |
411 |
0 |
0 |
0 |
| T53 |
4415 |
0 |
0 |
0 |
| T54 |
501 |
0 |
0 |
0 |
| T55 |
525 |
0 |
0 |
0 |
| T56 |
525 |
0 |
0 |
0 |
| T64 |
0 |
7 |
0 |
0 |
| T69 |
0 |
24 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
gen_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21414537 |
1324473 |
0 |
0 |
| T1 |
64323 |
525 |
0 |
0 |
| T2 |
41706 |
0 |
0 |
0 |
| T3 |
50784 |
0 |
0 |
0 |
| T6 |
45897 |
0 |
0 |
0 |
| T10 |
0 |
956 |
0 |
0 |
| T13 |
1488 |
0 |
0 |
0 |
| T14 |
1581 |
0 |
0 |
0 |
| T15 |
1476 |
0 |
0 |
0 |
| T16 |
23649 |
0 |
0 |
0 |
| T17 |
1512 |
0 |
0 |
0 |
| T18 |
1509 |
0 |
0 |
0 |
| T23 |
0 |
679 |
0 |
0 |
| T31 |
0 |
243 |
0 |
0 |
| T34 |
0 |
313972 |
0 |
0 |
| T71 |
0 |
117 |
0 |
0 |
| T72 |
0 |
559 |
0 |
0 |
| T73 |
0 |
575596 |
0 |
0 |
| T74 |
0 |
142153 |
0 |
0 |
| T75 |
0 |
251 |
0 |
0 |
| T80 |
0 |
301 |
0 |
0 |
| T83 |
0 |
274 |
0 |
0 |
| T109 |
0 |
185 |
0 |
0 |
| T110 |
0 |
272 |
0 |
0 |