Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T8,T53,T57 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T8,T53,T57 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
227696 |
0 |
0 |
T1 |
1937160 |
21 |
0 |
0 |
T2 |
2225916 |
2 |
0 |
0 |
T3 |
7108219 |
65 |
0 |
0 |
T4 |
28871559 |
18 |
0 |
0 |
T5 |
4870515 |
0 |
0 |
0 |
T6 |
868845 |
0 |
0 |
0 |
T7 |
3219975 |
0 |
0 |
0 |
T8 |
754042 |
0 |
0 |
0 |
T9 |
683236 |
0 |
0 |
0 |
T10 |
808247 |
18 |
0 |
0 |
T11 |
145405 |
27 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
2368602 |
0 |
0 |
0 |
T14 |
13794950 |
6 |
0 |
0 |
T15 |
3190347 |
0 |
0 |
0 |
T16 |
7400423 |
14 |
0 |
0 |
T25 |
359318 |
3 |
0 |
0 |
T40 |
1437422 |
2 |
0 |
0 |
T41 |
3095330 |
16 |
0 |
0 |
T42 |
93497 |
12 |
0 |
0 |
T43 |
0 |
16 |
0 |
0 |
T44 |
0 |
12 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T46 |
0 |
14 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T49 |
0 |
12 |
0 |
0 |
T50 |
0 |
14 |
0 |
0 |
T51 |
2821868 |
0 |
0 |
0 |
T52 |
839835 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
229150 |
0 |
0 |
T1 |
1937160 |
21 |
0 |
0 |
T2 |
2225916 |
2 |
0 |
0 |
T3 |
7108219 |
65 |
0 |
0 |
T4 |
28871559 |
18 |
0 |
0 |
T5 |
4870515 |
0 |
0 |
0 |
T6 |
868845 |
0 |
0 |
0 |
T7 |
3219975 |
0 |
0 |
0 |
T8 |
693877 |
0 |
0 |
0 |
T9 |
456949 |
0 |
0 |
0 |
T10 |
16839 |
18 |
0 |
0 |
T11 |
32311 |
27 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
2368602 |
0 |
0 |
0 |
T14 |
13794950 |
6 |
0 |
0 |
T15 |
3190347 |
0 |
0 |
0 |
T16 |
7400423 |
14 |
0 |
0 |
T25 |
7259 |
3 |
0 |
0 |
T40 |
1437422 |
2 |
0 |
0 |
T41 |
3095330 |
16 |
0 |
0 |
T42 |
778 |
12 |
0 |
0 |
T43 |
0 |
16 |
0 |
0 |
T44 |
0 |
12 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T46 |
0 |
14 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T49 |
0 |
12 |
0 |
0 |
T50 |
0 |
14 |
0 |
0 |
T51 |
2821868 |
0 |
0 |
0 |
T52 |
859520 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T20,T21,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T20,T21,T17 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
2031 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
1 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
1 |
0 |
0 |
T5 |
682 |
1 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
2070 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
1 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
1 |
0 |
0 |
T5 |
324019 |
1 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T20,T21,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T20,T21,T17 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
2063 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
1 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
1 |
0 |
0 |
T5 |
324019 |
1 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
2063 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
1 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
1 |
0 |
0 |
T5 |
682 |
1 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T12,T22 |
1 | 0 | Covered | T8,T12,T22 |
1 | 1 | Covered | T53,T57,T73 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T12,T22 |
1 | 0 | Covered | T53,T57,T73 |
1 | 1 | Covered | T8,T12,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1028 |
0 |
0 |
T8 |
1394 |
1 |
0 |
0 |
T9 |
875 |
0 |
0 |
0 |
T10 |
16839 |
0 |
0 |
0 |
T11 |
32311 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
7259 |
0 |
0 |
0 |
T42 |
778 |
0 |
0 |
0 |
T43 |
38538 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
710 |
0 |
0 |
0 |
T59 |
437 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1071 |
0 |
0 |
T8 |
61559 |
1 |
0 |
0 |
T9 |
227162 |
0 |
0 |
0 |
T10 |
808247 |
0 |
0 |
0 |
T11 |
145405 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
359318 |
0 |
0 |
0 |
T42 |
93497 |
0 |
0 |
0 |
T43 |
770762 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
88844 |
0 |
0 |
0 |
T59 |
19697 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T12,T22 |
1 | 0 | Covered | T8,T12,T22 |
1 | 1 | Covered | T53,T57,T73 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T12,T22 |
1 | 0 | Covered | T53,T57,T73 |
1 | 1 | Covered | T8,T12,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1064 |
0 |
0 |
T8 |
61559 |
1 |
0 |
0 |
T9 |
227162 |
0 |
0 |
0 |
T10 |
808247 |
0 |
0 |
0 |
T11 |
145405 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
359318 |
0 |
0 |
0 |
T42 |
93497 |
0 |
0 |
0 |
T43 |
770762 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
88844 |
0 |
0 |
0 |
T59 |
19697 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1064 |
0 |
0 |
T8 |
1394 |
1 |
0 |
0 |
T9 |
875 |
0 |
0 |
0 |
T10 |
16839 |
0 |
0 |
0 |
T11 |
32311 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
7259 |
0 |
0 |
0 |
T42 |
778 |
0 |
0 |
0 |
T43 |
38538 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
710 |
0 |
0 |
0 |
T59 |
437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T12,T22 |
1 | 0 | Covered | T8,T12,T22 |
1 | 1 | Covered | T53,T57,T73 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T12,T22 |
1 | 0 | Covered | T53,T57,T73 |
1 | 1 | Covered | T8,T12,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1020 |
0 |
0 |
T8 |
1394 |
1 |
0 |
0 |
T9 |
875 |
0 |
0 |
0 |
T10 |
16839 |
0 |
0 |
0 |
T11 |
32311 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
7259 |
0 |
0 |
0 |
T42 |
778 |
0 |
0 |
0 |
T43 |
38538 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
710 |
0 |
0 |
0 |
T59 |
437 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1061 |
0 |
0 |
T8 |
61559 |
1 |
0 |
0 |
T9 |
227162 |
0 |
0 |
0 |
T10 |
808247 |
0 |
0 |
0 |
T11 |
145405 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
359318 |
0 |
0 |
0 |
T42 |
93497 |
0 |
0 |
0 |
T43 |
770762 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
88844 |
0 |
0 |
0 |
T59 |
19697 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T12,T22 |
1 | 0 | Covered | T8,T12,T22 |
1 | 1 | Covered | T53,T57,T73 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T12,T22 |
1 | 0 | Covered | T53,T57,T73 |
1 | 1 | Covered | T8,T12,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1054 |
0 |
0 |
T8 |
61559 |
1 |
0 |
0 |
T9 |
227162 |
0 |
0 |
0 |
T10 |
808247 |
0 |
0 |
0 |
T11 |
145405 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
359318 |
0 |
0 |
0 |
T42 |
93497 |
0 |
0 |
0 |
T43 |
770762 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
88844 |
0 |
0 |
0 |
T59 |
19697 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1054 |
0 |
0 |
T8 |
1394 |
1 |
0 |
0 |
T9 |
875 |
0 |
0 |
0 |
T10 |
16839 |
0 |
0 |
0 |
T11 |
32311 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
7259 |
0 |
0 |
0 |
T42 |
778 |
0 |
0 |
0 |
T43 |
38538 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
710 |
0 |
0 |
0 |
T59 |
437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T12,T22 |
1 | 0 | Covered | T8,T12,T22 |
1 | 1 | Covered | T53,T57,T73 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T12,T22 |
1 | 0 | Covered | T53,T57,T73 |
1 | 1 | Covered | T8,T12,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1046 |
0 |
0 |
T8 |
1394 |
1 |
0 |
0 |
T9 |
875 |
0 |
0 |
0 |
T10 |
16839 |
0 |
0 |
0 |
T11 |
32311 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
7259 |
0 |
0 |
0 |
T42 |
778 |
0 |
0 |
0 |
T43 |
38538 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
710 |
0 |
0 |
0 |
T59 |
437 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1085 |
0 |
0 |
T8 |
61559 |
1 |
0 |
0 |
T9 |
227162 |
0 |
0 |
0 |
T10 |
808247 |
0 |
0 |
0 |
T11 |
145405 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
359318 |
0 |
0 |
0 |
T42 |
93497 |
0 |
0 |
0 |
T43 |
770762 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
88844 |
0 |
0 |
0 |
T59 |
19697 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T12,T22 |
1 | 0 | Covered | T8,T12,T22 |
1 | 1 | Covered | T53,T57,T73 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T12,T22 |
1 | 0 | Covered | T53,T57,T73 |
1 | 1 | Covered | T8,T12,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1079 |
0 |
0 |
T8 |
61559 |
1 |
0 |
0 |
T9 |
227162 |
0 |
0 |
0 |
T10 |
808247 |
0 |
0 |
0 |
T11 |
145405 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
359318 |
0 |
0 |
0 |
T42 |
93497 |
0 |
0 |
0 |
T43 |
770762 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
88844 |
0 |
0 |
0 |
T59 |
19697 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1079 |
0 |
0 |
T8 |
1394 |
1 |
0 |
0 |
T9 |
875 |
0 |
0 |
0 |
T10 |
16839 |
0 |
0 |
0 |
T11 |
32311 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T25 |
7259 |
0 |
0 |
0 |
T42 |
778 |
0 |
0 |
0 |
T43 |
38538 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
710 |
0 |
0 |
0 |
T59 |
437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1047 |
0 |
0 |
T8 |
1394 |
2 |
0 |
0 |
T9 |
875 |
0 |
0 |
0 |
T10 |
16839 |
0 |
0 |
0 |
T11 |
32311 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T25 |
7259 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T42 |
778 |
0 |
0 |
0 |
T43 |
38538 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T58 |
710 |
0 |
0 |
0 |
T59 |
437 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T75 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1089 |
0 |
0 |
T8 |
61559 |
2 |
0 |
0 |
T9 |
227162 |
0 |
0 |
0 |
T10 |
808247 |
0 |
0 |
0 |
T11 |
145405 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T25 |
359318 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T42 |
93497 |
0 |
0 |
0 |
T43 |
770762 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T58 |
88844 |
0 |
0 |
0 |
T59 |
19697 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T75 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1081 |
0 |
0 |
T8 |
61559 |
2 |
0 |
0 |
T9 |
227162 |
0 |
0 |
0 |
T10 |
808247 |
0 |
0 |
0 |
T11 |
145405 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T25 |
359318 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T42 |
93497 |
0 |
0 |
0 |
T43 |
770762 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T58 |
88844 |
0 |
0 |
0 |
T59 |
19697 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T75 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1081 |
0 |
0 |
T8 |
1394 |
2 |
0 |
0 |
T9 |
875 |
0 |
0 |
0 |
T10 |
16839 |
0 |
0 |
0 |
T11 |
32311 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T25 |
7259 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T42 |
778 |
0 |
0 |
0 |
T43 |
38538 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T58 |
710 |
0 |
0 |
0 |
T59 |
437 |
0 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T74 |
0 |
2 |
0 |
0 |
T75 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T3,T8 |
1 | 1 | Covered | T1,T53,T94 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T53,T94 |
1 | 1 | Covered | T1,T3,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1104 |
0 |
0 |
T1 |
19868 |
9 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
5 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
0 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1145 |
0 |
0 |
T1 |
109276 |
9 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
5 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
0 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T15,T3,T24 |
1 | 0 | Covered | T15,T3,T24 |
1 | 1 | Covered | T15,T3,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T15,T3,T24 |
1 | 0 | Covered | T15,T3,T24 |
1 | 1 | Covered | T15,T3,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
3206 |
0 |
0 |
T3 |
42261 |
20 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T15 |
490 |
20 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
60 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
3245 |
0 |
0 |
T3 |
202850 |
20 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T15 |
117671 |
20 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
60 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T15,T3,T24 |
1 | 0 | Covered | T15,T3,T24 |
1 | 1 | Covered | T15,T3,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T15,T3,T24 |
1 | 0 | Covered | T15,T3,T24 |
1 | 1 | Covered | T15,T3,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
3237 |
0 |
0 |
T3 |
202850 |
20 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T15 |
117671 |
20 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
60 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
3237 |
0 |
0 |
T3 |
42261 |
20 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T15 |
490 |
20 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
60 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T2,T13,T15 |
1 | 0 | Covered | T2,T13,T15 |
1 | 1 | Covered | T2,T13,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T2,T13,T15 |
1 | 0 | Covered | T2,T13,T16 |
1 | 1 | Covered | T2,T13,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
6532 |
0 |
0 |
T2 |
8913 |
136 |
0 |
0 |
T3 |
42261 |
21 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T13 |
524 |
20 |
0 |
0 |
T14 |
10506 |
0 |
0 |
0 |
T15 |
490 |
1 |
0 |
0 |
T16 |
2025 |
20 |
0 |
0 |
T23 |
0 |
21 |
0 |
0 |
T24 |
0 |
96 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T60 |
0 |
21 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
6577 |
0 |
0 |
T2 |
114749 |
137 |
0 |
0 |
T3 |
202850 |
21 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T13 |
131065 |
20 |
0 |
0 |
T14 |
520069 |
0 |
0 |
0 |
T15 |
117671 |
1 |
0 |
0 |
T16 |
253162 |
20 |
0 |
0 |
T23 |
0 |
21 |
0 |
0 |
T24 |
0 |
97 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T60 |
0 |
21 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T2,T13,T15 |
1 | 0 | Covered | T2,T13,T15 |
1 | 1 | Covered | T2,T13,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T2,T13,T15 |
1 | 0 | Covered | T2,T13,T16 |
1 | 1 | Covered | T2,T13,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
6564 |
0 |
0 |
T2 |
114749 |
136 |
0 |
0 |
T3 |
202850 |
21 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T13 |
131065 |
20 |
0 |
0 |
T14 |
520069 |
0 |
0 |
0 |
T15 |
117671 |
1 |
0 |
0 |
T16 |
253162 |
20 |
0 |
0 |
T23 |
0 |
21 |
0 |
0 |
T24 |
0 |
96 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T60 |
0 |
21 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
6564 |
0 |
0 |
T2 |
8913 |
136 |
0 |
0 |
T3 |
42261 |
21 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T13 |
524 |
20 |
0 |
0 |
T14 |
10506 |
0 |
0 |
0 |
T15 |
490 |
1 |
0 |
0 |
T16 |
2025 |
20 |
0 |
0 |
T23 |
0 |
21 |
0 |
0 |
T24 |
0 |
96 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T60 |
0 |
21 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T2,T13,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T2,T13,T16 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
7730 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
138 |
0 |
0 |
T3 |
42261 |
38 |
0 |
0 |
T4 |
2227 |
1 |
0 |
0 |
T5 |
682 |
1 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T13 |
524 |
20 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
1 |
0 |
0 |
T16 |
2025 |
20 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
7779 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
139 |
0 |
0 |
T3 |
202850 |
38 |
0 |
0 |
T4 |
993344 |
1 |
0 |
0 |
T5 |
324019 |
1 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T13 |
131065 |
20 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
1 |
0 |
0 |
T16 |
253162 |
20 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T2,T13,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T2,T13,T16 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
7765 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
138 |
0 |
0 |
T3 |
202850 |
38 |
0 |
0 |
T4 |
993344 |
1 |
0 |
0 |
T5 |
324019 |
1 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T13 |
131065 |
20 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
1 |
0 |
0 |
T16 |
253162 |
20 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
7765 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
138 |
0 |
0 |
T3 |
42261 |
38 |
0 |
0 |
T4 |
2227 |
1 |
0 |
0 |
T5 |
682 |
1 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T13 |
524 |
20 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
1 |
0 |
0 |
T16 |
2025 |
20 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T2,T13,T16 |
1 | 0 | Covered | T2,T13,T16 |
1 | 1 | Covered | T2,T13,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T2,T13,T16 |
1 | 0 | Covered | T2,T13,T16 |
1 | 1 | Covered | T2,T13,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
6409 |
0 |
0 |
T2 |
8913 |
136 |
0 |
0 |
T3 |
42261 |
20 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T13 |
524 |
20 |
0 |
0 |
T14 |
10506 |
0 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
20 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
95 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
6457 |
0 |
0 |
T2 |
114749 |
137 |
0 |
0 |
T3 |
202850 |
20 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T13 |
131065 |
20 |
0 |
0 |
T14 |
520069 |
0 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
20 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
96 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T2,T13,T16 |
1 | 0 | Covered | T2,T13,T16 |
1 | 1 | Covered | T2,T13,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T2,T13,T16 |
1 | 0 | Covered | T2,T13,T16 |
1 | 1 | Covered | T2,T13,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
6445 |
0 |
0 |
T2 |
114749 |
136 |
0 |
0 |
T3 |
202850 |
20 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T13 |
131065 |
20 |
0 |
0 |
T14 |
520069 |
0 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
20 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
95 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
6445 |
0 |
0 |
T2 |
8913 |
136 |
0 |
0 |
T3 |
42261 |
20 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T13 |
524 |
20 |
0 |
0 |
T14 |
10506 |
0 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
20 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
95 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Covered | T2,T4,T7 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T2,T4,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1034 |
0 |
0 |
T2 |
8913 |
1 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
0 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1072 |
0 |
0 |
T2 |
114749 |
1 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
0 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Covered | T2,T4,T7 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T2,T4,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1065 |
0 |
0 |
T2 |
114749 |
1 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
0 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1065 |
0 |
0 |
T2 |
8913 |
1 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
0 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
2028 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
2 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
2 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
2069 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
2 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
2 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
2062 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
2 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
2 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
2062 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
2 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
2 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T16,T3,T4 |
1 | 0 | Covered | T16,T3,T4 |
1 | 1 | Covered | T16,T3,T4 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T16,T3,T4 |
1 | 0 | Covered | T16,T3,T4 |
1 | 1 | Covered | T16,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1343 |
0 |
0 |
T3 |
42261 |
5 |
0 |
0 |
T4 |
2227 |
5 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T9 |
875 |
0 |
0 |
0 |
T16 |
2025 |
4 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
5 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1386 |
0 |
0 |
T3 |
202850 |
5 |
0 |
0 |
T4 |
993344 |
5 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T9 |
227162 |
0 |
0 |
0 |
T16 |
253162 |
4 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
5 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T16,T3,T4 |
1 | 0 | Covered | T16,T3,T4 |
1 | 1 | Covered | T16,T3,T4 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T16,T3,T4 |
1 | 0 | Covered | T16,T3,T4 |
1 | 1 | Covered | T16,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1377 |
0 |
0 |
T3 |
202850 |
5 |
0 |
0 |
T4 |
993344 |
5 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T9 |
227162 |
0 |
0 |
0 |
T16 |
253162 |
4 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
5 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1377 |
0 |
0 |
T3 |
42261 |
5 |
0 |
0 |
T4 |
2227 |
5 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T9 |
875 |
0 |
0 |
0 |
T16 |
2025 |
4 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
5 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T16,T3,T4 |
1 | 0 | Covered | T16,T3,T4 |
1 | 1 | Covered | T16,T3,T4 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T16,T3,T4 |
1 | 0 | Covered | T16,T3,T4 |
1 | 1 | Covered | T16,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1185 |
0 |
0 |
T3 |
42261 |
2 |
0 |
0 |
T4 |
2227 |
3 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T9 |
875 |
0 |
0 |
0 |
T16 |
2025 |
3 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
3 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1222 |
0 |
0 |
T3 |
202850 |
2 |
0 |
0 |
T4 |
993344 |
3 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T9 |
227162 |
0 |
0 |
0 |
T16 |
253162 |
3 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
3 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T16,T3,T4 |
1 | 0 | Covered | T16,T3,T4 |
1 | 1 | Covered | T16,T3,T4 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T16,T3,T4 |
1 | 0 | Covered | T16,T3,T4 |
1 | 1 | Covered | T16,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1213 |
0 |
0 |
T3 |
202850 |
2 |
0 |
0 |
T4 |
993344 |
3 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T9 |
227162 |
0 |
0 |
0 |
T16 |
253162 |
3 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
3 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T52 |
111540 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1213 |
0 |
0 |
T3 |
42261 |
2 |
0 |
0 |
T4 |
2227 |
3 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T9 |
875 |
0 |
0 |
0 |
T16 |
2025 |
3 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
3 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T52 |
131225 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
6895 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
64 |
0 |
0 |
T11 |
0 |
84 |
0 |
0 |
T14 |
10506 |
62 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T39 |
0 |
84 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
64 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
84 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
71 |
0 |
0 |
T71 |
0 |
50 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
6943 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
64 |
0 |
0 |
T11 |
0 |
84 |
0 |
0 |
T14 |
520069 |
62 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T39 |
0 |
84 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
64 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
84 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
72 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
6936 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
64 |
0 |
0 |
T11 |
0 |
84 |
0 |
0 |
T14 |
520069 |
62 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T39 |
0 |
84 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
64 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
84 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
72 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
6936 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
64 |
0 |
0 |
T11 |
0 |
84 |
0 |
0 |
T14 |
10506 |
62 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T39 |
0 |
84 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
64 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
84 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
72 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
6739 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
84 |
0 |
0 |
T11 |
0 |
85 |
0 |
0 |
T14 |
10506 |
73 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
65 |
0 |
0 |
T39 |
0 |
69 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
84 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
56 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
62 |
0 |
0 |
T71 |
0 |
50 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
6789 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
84 |
0 |
0 |
T11 |
0 |
85 |
0 |
0 |
T14 |
520069 |
73 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
65 |
0 |
0 |
T39 |
0 |
69 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
84 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
56 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
63 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
6783 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
84 |
0 |
0 |
T11 |
0 |
85 |
0 |
0 |
T14 |
520069 |
73 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
65 |
0 |
0 |
T39 |
0 |
69 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
84 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
56 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
63 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
6783 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
84 |
0 |
0 |
T11 |
0 |
85 |
0 |
0 |
T14 |
10506 |
73 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
65 |
0 |
0 |
T39 |
0 |
69 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
84 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
56 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
63 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
6772 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
87 |
0 |
0 |
T11 |
0 |
82 |
0 |
0 |
T14 |
10506 |
69 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
73 |
0 |
0 |
T39 |
0 |
71 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
91 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
84 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
75 |
0 |
0 |
T71 |
0 |
50 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
6820 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
87 |
0 |
0 |
T11 |
0 |
82 |
0 |
0 |
T14 |
520069 |
69 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
73 |
0 |
0 |
T39 |
0 |
71 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
91 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
84 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
76 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
6815 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
87 |
0 |
0 |
T11 |
0 |
82 |
0 |
0 |
T14 |
520069 |
69 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
73 |
0 |
0 |
T39 |
0 |
71 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
91 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
84 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
76 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
6815 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
87 |
0 |
0 |
T11 |
0 |
82 |
0 |
0 |
T14 |
10506 |
69 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
73 |
0 |
0 |
T39 |
0 |
71 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
91 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
84 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
76 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
6994 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
73 |
0 |
0 |
T11 |
0 |
68 |
0 |
0 |
T14 |
10506 |
80 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T39 |
0 |
74 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
60 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
84 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
75 |
0 |
0 |
T71 |
0 |
50 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
7041 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
73 |
0 |
0 |
T11 |
0 |
68 |
0 |
0 |
T14 |
520069 |
80 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T39 |
0 |
74 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
60 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
84 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
76 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
7032 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
73 |
0 |
0 |
T11 |
0 |
68 |
0 |
0 |
T14 |
520069 |
80 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T39 |
0 |
74 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
60 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
84 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
76 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
7032 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
73 |
0 |
0 |
T11 |
0 |
68 |
0 |
0 |
T14 |
10506 |
80 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T39 |
0 |
74 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
60 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
84 |
0 |
0 |
T69 |
0 |
51 |
0 |
0 |
T70 |
0 |
76 |
0 |
0 |
T71 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1202 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1242 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1234 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1234 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1186 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1231 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1224 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1224 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1205 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1244 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1237 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1237 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1193 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1233 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T14,T25,T10 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T14,T25,T10 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1225 |
0 |
0 |
T3 |
202850 |
0 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T7 |
291603 |
0 |
0 |
0 |
T8 |
61559 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
100660 |
0 |
0 |
0 |
T41 |
184246 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
201160 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1225 |
0 |
0 |
T3 |
42261 |
0 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T7 |
1122 |
0 |
0 |
0 |
T8 |
1394 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
2013 |
0 |
0 |
0 |
T41 |
36849 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T51 |
402 |
0 |
0 |
0 |
T68 |
0 |
6 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
7595 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
1 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
1 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
64 |
0 |
0 |
T11 |
0 |
84 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
62 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
7645 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
1 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
1 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
64 |
0 |
0 |
T11 |
0 |
84 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
62 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
7638 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
1 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
1 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
64 |
0 |
0 |
T11 |
0 |
84 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
62 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
7638 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
1 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
1 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
64 |
0 |
0 |
T11 |
0 |
84 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
62 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
7399 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
84 |
0 |
0 |
T11 |
0 |
85 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
73 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
65 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
84 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
7448 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
84 |
0 |
0 |
T11 |
0 |
85 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
73 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
65 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
84 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
7439 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
84 |
0 |
0 |
T11 |
0 |
85 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
73 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
65 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
84 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
7439 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
84 |
0 |
0 |
T11 |
0 |
85 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
73 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
65 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
84 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
7427 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
87 |
0 |
0 |
T11 |
0 |
82 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
69 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
73 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
91 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
7476 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
87 |
0 |
0 |
T11 |
0 |
82 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
69 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
73 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
91 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
7467 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
87 |
0 |
0 |
T11 |
0 |
82 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
69 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
73 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
91 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
7467 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
87 |
0 |
0 |
T11 |
0 |
82 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
69 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
73 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
91 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
7612 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
73 |
0 |
0 |
T11 |
0 |
68 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
80 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
60 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
7656 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
73 |
0 |
0 |
T11 |
0 |
68 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
80 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
60 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T14,T25,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T14,T25,T10 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
7649 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
73 |
0 |
0 |
T11 |
0 |
68 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
80 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
60 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
7649 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
73 |
0 |
0 |
T11 |
0 |
68 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
80 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
59 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
60 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T75,T78,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T75,T78,T21 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1927 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
1 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
1 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1965 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
1 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
1 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T75,T78,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T75,T78,T21 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1957 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
1 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
1 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1957 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
1 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
1 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T75,T78,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T75,T78,T21 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1829 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1872 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T75,T78,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T75,T78,T21 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1864 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1864 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1848 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1883 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1879 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1879 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1857 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1896 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1889 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1889 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1918 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
1 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
1 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1959 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
1 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
1 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1952 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
1 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
1 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1952 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
1 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
1 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1812 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1852 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1844 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1844 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1823 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1865 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1857 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1857 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1848 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1890 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T75,T78,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T75,T78,T20 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1492797775 |
1882 |
0 |
0 |
T1 |
109276 |
7 |
0 |
0 |
T2 |
114749 |
0 |
0 |
0 |
T3 |
202850 |
17 |
0 |
0 |
T4 |
993344 |
0 |
0 |
0 |
T5 |
324019 |
0 |
0 |
0 |
T6 |
57497 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
131065 |
0 |
0 |
0 |
T14 |
520069 |
2 |
0 |
0 |
T15 |
117671 |
0 |
0 |
0 |
T16 |
253162 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7767384 |
1882 |
0 |
0 |
T1 |
19868 |
7 |
0 |
0 |
T2 |
8913 |
0 |
0 |
0 |
T3 |
42261 |
17 |
0 |
0 |
T4 |
2227 |
0 |
0 |
0 |
T5 |
682 |
0 |
0 |
0 |
T6 |
426 |
0 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T13 |
524 |
0 |
0 |
0 |
T14 |
10506 |
2 |
0 |
0 |
T15 |
490 |
0 |
0 |
0 |
T16 |
2025 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
0 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |