Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T2,T13 |
1 | 1 | Covered | T1,T46,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T46,T65 |
1 | 1 | Covered | T1,T2,T13 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
221468 |
0 |
0 |
T1 |
5444655 |
24 |
0 |
0 |
T2 |
5143989 |
14 |
0 |
0 |
T3 |
893255 |
0 |
0 |
0 |
T4 |
3849249 |
2 |
0 |
0 |
T5 |
244471 |
9 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
31 |
0 |
0 |
T8 |
3756488 |
42 |
0 |
0 |
T9 |
2199120 |
2 |
0 |
0 |
T10 |
4353424 |
9 |
0 |
0 |
T11 |
2019045 |
0 |
0 |
0 |
T12 |
996147 |
0 |
0 |
0 |
T13 |
906415 |
2 |
0 |
0 |
T14 |
4031994 |
0 |
0 |
0 |
T15 |
658532 |
0 |
0 |
0 |
T16 |
4523304 |
0 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T22 |
3438840 |
15 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T31 |
0 |
16 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T34 |
0 |
14 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
T37 |
0 |
12 |
0 |
0 |
T38 |
0 |
14 |
0 |
0 |
T39 |
1795064 |
0 |
0 |
0 |
T40 |
1588760 |
0 |
0 |
0 |
T41 |
2009728 |
0 |
0 |
0 |
T42 |
810968 |
0 |
0 |
0 |
T43 |
1010320 |
0 |
0 |
0 |
T44 |
330840 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
223852 |
0 |
0 |
T1 |
5444655 |
24 |
0 |
0 |
T2 |
4835903 |
14 |
0 |
0 |
T3 |
838467 |
0 |
0 |
0 |
T4 |
3623487 |
2 |
0 |
0 |
T5 |
9978 |
9 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
31 |
0 |
0 |
T8 |
3756488 |
42 |
0 |
0 |
T9 |
2199120 |
2 |
0 |
0 |
T10 |
4353424 |
9 |
0 |
0 |
T11 |
1893868 |
0 |
0 |
0 |
T12 |
934843 |
0 |
0 |
0 |
T13 |
850634 |
2 |
0 |
0 |
T14 |
3780967 |
0 |
0 |
0 |
T15 |
618203 |
0 |
0 |
0 |
T16 |
4241760 |
0 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T22 |
3438840 |
15 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T31 |
0 |
16 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T34 |
0 |
14 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
T37 |
0 |
12 |
0 |
0 |
T38 |
0 |
14 |
0 |
0 |
T39 |
1795064 |
0 |
0 |
0 |
T40 |
1588760 |
0 |
0 |
0 |
T41 |
2009728 |
0 |
0 |
0 |
T42 |
810968 |
0 |
0 |
0 |
T43 |
1010320 |
0 |
0 |
0 |
T44 |
330840 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T2,T13 |
1 | 1 | Covered | T17,T263,T298 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T17,T263,T298 |
1 | 1 | Covered | T1,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1960 |
0 |
0 |
T1 |
14749 |
3 |
0 |
0 |
T2 |
6923 |
1 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
3 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
1 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
2033 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
1 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
3 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T2,T13 |
1 | 1 | Covered | T17,T263,T298 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T17,T263,T298 |
1 | 1 | Covered | T1,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
2017 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
1 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
3 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
2017 |
0 |
0 |
T1 |
14749 |
3 |
0 |
0 |
T2 |
6923 |
1 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
3 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
1 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T46,T65,T105 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T46,T65,T105 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
972 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1047 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T46,T65,T105 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T46,T65,T105 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1029 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1029 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T46,T65,T105 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T46,T65,T105 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1007 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1076 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T46,T65,T105 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T46,T65,T105 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1063 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1063 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T46,T65,T105 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T46,T65,T105 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
978 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1046 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T46,T65,T105 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T46,T65,T105 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1032 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1032 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T7,T9 |
1 | 0 | Covered | T1,T7,T9 |
1 | 1 | Covered | T1,T7,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T7,T9 |
1 | 0 | Covered | T1,T7,T9 |
1 | 1 | Covered | T1,T7,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1014 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T65 |
0 |
4 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1085 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T65 |
0 |
4 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T7,T9 |
1 | 0 | Covered | T1,T7,T9 |
1 | 1 | Covered | T1,T7,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T7,T9 |
1 | 0 | Covered | T1,T7,T9 |
1 | 1 | Covered | T1,T7,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1070 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T65 |
0 |
4 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1070 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T65 |
0 |
4 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T7 |
1 | 0 | Covered | T1,T5,T7 |
1 | 1 | Covered | T36,T28,T46 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T7 |
1 | 0 | Covered | T36,T28,T46 |
1 | 1 | Covered | T1,T5,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1024 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T29 |
0 |
13 |
0 |
0 |
T36 |
0 |
13 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1096 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T29 |
0 |
13 |
0 |
0 |
T36 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T4,T6 |
1 | 0 | Covered | T12,T4,T6 |
1 | 1 | Covered | T12,T4,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T4,T6 |
1 | 0 | Covered | T12,T4,T6 |
1 | 1 | Covered | T12,T4,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
2775 |
0 |
0 |
T4 |
7647 |
20 |
0 |
0 |
T5 |
9978 |
0 |
0 |
0 |
T6 |
0 |
20 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T12 |
493 |
20 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T21 |
751 |
0 |
0 |
0 |
T45 |
631 |
0 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
426 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
2848 |
0 |
0 |
T4 |
233409 |
20 |
0 |
0 |
T5 |
244471 |
0 |
0 |
0 |
T6 |
0 |
20 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T12 |
61797 |
20 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T21 |
184054 |
0 |
0 |
0 |
T45 |
315989 |
0 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
48989 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T4,T6 |
1 | 0 | Covered | T12,T4,T6 |
1 | 1 | Covered | T12,T4,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T4,T6 |
1 | 0 | Covered | T12,T4,T6 |
1 | 1 | Covered | T12,T4,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
2834 |
0 |
0 |
T4 |
233409 |
20 |
0 |
0 |
T5 |
244471 |
0 |
0 |
0 |
T6 |
0 |
20 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T12 |
61797 |
20 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T21 |
184054 |
0 |
0 |
0 |
T45 |
315989 |
0 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
48989 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
2834 |
0 |
0 |
T4 |
7647 |
20 |
0 |
0 |
T5 |
9978 |
0 |
0 |
0 |
T6 |
0 |
20 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T12 |
493 |
20 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T21 |
751 |
0 |
0 |
0 |
T45 |
631 |
0 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
426 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6092 |
0 |
0 |
T1 |
14749 |
80 |
0 |
0 |
T2 |
6923 |
80 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
61 |
0 |
0 |
T6 |
0 |
41 |
0 |
0 |
T7 |
0 |
42 |
0 |
0 |
T11 |
523 |
20 |
0 |
0 |
T12 |
493 |
1 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6163 |
0 |
0 |
T1 |
348228 |
80 |
0 |
0 |
T2 |
315009 |
80 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
61 |
0 |
0 |
T6 |
0 |
41 |
0 |
0 |
T7 |
0 |
42 |
0 |
0 |
T11 |
125700 |
20 |
0 |
0 |
T12 |
61797 |
1 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
20 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6148 |
0 |
0 |
T1 |
348228 |
80 |
0 |
0 |
T2 |
315009 |
80 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
61 |
0 |
0 |
T6 |
0 |
41 |
0 |
0 |
T7 |
0 |
42 |
0 |
0 |
T11 |
125700 |
20 |
0 |
0 |
T12 |
61797 |
1 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
20 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6148 |
0 |
0 |
T1 |
14749 |
80 |
0 |
0 |
T2 |
6923 |
80 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
61 |
0 |
0 |
T6 |
0 |
41 |
0 |
0 |
T7 |
0 |
42 |
0 |
0 |
T11 |
523 |
20 |
0 |
0 |
T12 |
493 |
1 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
7293 |
0 |
0 |
T1 |
14749 |
83 |
0 |
0 |
T2 |
6923 |
82 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
65 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T11 |
523 |
20 |
0 |
0 |
T12 |
493 |
1 |
0 |
0 |
T13 |
449 |
1 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7364 |
0 |
0 |
T1 |
348228 |
83 |
0 |
0 |
T2 |
315009 |
82 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
65 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T11 |
125700 |
20 |
0 |
0 |
T12 |
61797 |
1 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
20 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7351 |
0 |
0 |
T1 |
348228 |
83 |
0 |
0 |
T2 |
315009 |
82 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
65 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T11 |
125700 |
20 |
0 |
0 |
T12 |
61797 |
1 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
20 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
7351 |
0 |
0 |
T1 |
14749 |
83 |
0 |
0 |
T2 |
6923 |
82 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
65 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T11 |
523 |
20 |
0 |
0 |
T12 |
493 |
1 |
0 |
0 |
T13 |
449 |
1 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
5998 |
0 |
0 |
T1 |
14749 |
80 |
0 |
0 |
T2 |
6923 |
80 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
60 |
0 |
0 |
T6 |
0 |
40 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T11 |
523 |
20 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T43 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6065 |
0 |
0 |
T1 |
348228 |
80 |
0 |
0 |
T2 |
315009 |
80 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
60 |
0 |
0 |
T6 |
0 |
40 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
81 |
0 |
0 |
T11 |
125700 |
20 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
20 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T43 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6053 |
0 |
0 |
T1 |
348228 |
80 |
0 |
0 |
T2 |
315009 |
80 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
60 |
0 |
0 |
T6 |
0 |
40 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T11 |
125700 |
20 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
20 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T43 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6053 |
0 |
0 |
T1 |
14749 |
80 |
0 |
0 |
T2 |
6923 |
80 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
60 |
0 |
0 |
T6 |
0 |
40 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T11 |
523 |
20 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T43 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
979 |
0 |
0 |
T2 |
6923 |
1 |
0 |
0 |
T3 |
537 |
1 |
0 |
0 |
T4 |
7647 |
2 |
0 |
0 |
T5 |
9978 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1047 |
0 |
0 |
T2 |
315009 |
1 |
0 |
0 |
T3 |
55325 |
1 |
0 |
0 |
T4 |
233409 |
2 |
0 |
0 |
T5 |
244471 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1033 |
0 |
0 |
T2 |
315009 |
1 |
0 |
0 |
T3 |
55325 |
1 |
0 |
0 |
T4 |
233409 |
2 |
0 |
0 |
T5 |
244471 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1033 |
0 |
0 |
T2 |
6923 |
1 |
0 |
0 |
T3 |
537 |
1 |
0 |
0 |
T4 |
7647 |
2 |
0 |
0 |
T5 |
9978 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1910 |
0 |
0 |
T1 |
14749 |
3 |
0 |
0 |
T2 |
6923 |
1 |
0 |
0 |
T3 |
537 |
1 |
0 |
0 |
T4 |
7647 |
3 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
8 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
1 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1979 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
1 |
0 |
0 |
T3 |
55325 |
1 |
0 |
0 |
T4 |
233409 |
3 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
8 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1966 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
1 |
0 |
0 |
T3 |
55325 |
1 |
0 |
0 |
T4 |
233409 |
3 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
8 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1966 |
0 |
0 |
T1 |
14749 |
3 |
0 |
0 |
T2 |
6923 |
1 |
0 |
0 |
T3 |
537 |
1 |
0 |
0 |
T4 |
7647 |
3 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
8 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
1 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T21 |
1 | 0 | Covered | T1,T2,T21 |
1 | 1 | Covered | T1,T2,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T21 |
1 | 0 | Covered | T1,T2,T21 |
1 | 1 | Covered | T1,T2,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1272 |
0 |
0 |
T1 |
14749 |
5 |
0 |
0 |
T2 |
6923 |
4 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1340 |
0 |
0 |
T1 |
348228 |
5 |
0 |
0 |
T2 |
315009 |
4 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T21 |
1 | 0 | Covered | T1,T2,T21 |
1 | 1 | Covered | T1,T2,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T21 |
1 | 0 | Covered | T1,T2,T21 |
1 | 1 | Covered | T1,T2,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1326 |
0 |
0 |
T1 |
348228 |
5 |
0 |
0 |
T2 |
315009 |
4 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1326 |
0 |
0 |
T1 |
14749 |
5 |
0 |
0 |
T2 |
6923 |
4 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T21 |
1 | 0 | Covered | T1,T2,T21 |
1 | 1 | Covered | T1,T2,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T21 |
1 | 0 | Covered | T1,T2,T21 |
1 | 1 | Covered | T1,T2,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1102 |
0 |
0 |
T1 |
14749 |
3 |
0 |
0 |
T2 |
6923 |
3 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1170 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
3 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T21 |
1 | 0 | Covered | T1,T2,T21 |
1 | 1 | Covered | T1,T2,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T21 |
1 | 0 | Covered | T1,T2,T21 |
1 | 1 | Covered | T1,T2,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1158 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
3 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1158 |
0 |
0 |
T1 |
14749 |
3 |
0 |
0 |
T2 |
6923 |
3 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6782 |
0 |
0 |
T8 |
34782 |
71 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
63 |
0 |
0 |
T23 |
0 |
61 |
0 |
0 |
T32 |
0 |
61 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
90 |
0 |
0 |
T61 |
0 |
80 |
0 |
0 |
T62 |
0 |
84 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6851 |
0 |
0 |
T8 |
434779 |
71 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
63 |
0 |
0 |
T23 |
0 |
61 |
0 |
0 |
T32 |
0 |
61 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
90 |
0 |
0 |
T61 |
0 |
80 |
0 |
0 |
T62 |
0 |
84 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6838 |
0 |
0 |
T8 |
434779 |
71 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
63 |
0 |
0 |
T23 |
0 |
61 |
0 |
0 |
T32 |
0 |
61 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
90 |
0 |
0 |
T61 |
0 |
80 |
0 |
0 |
T62 |
0 |
84 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6838 |
0 |
0 |
T8 |
34782 |
71 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
63 |
0 |
0 |
T23 |
0 |
61 |
0 |
0 |
T32 |
0 |
61 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
90 |
0 |
0 |
T61 |
0 |
80 |
0 |
0 |
T62 |
0 |
84 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6780 |
0 |
0 |
T8 |
34782 |
78 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
66 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
88 |
0 |
0 |
T62 |
0 |
63 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6848 |
0 |
0 |
T8 |
434779 |
78 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
66 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
88 |
0 |
0 |
T62 |
0 |
63 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6836 |
0 |
0 |
T8 |
434779 |
78 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
66 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
88 |
0 |
0 |
T62 |
0 |
63 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6836 |
0 |
0 |
T8 |
34782 |
78 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
66 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
88 |
0 |
0 |
T62 |
0 |
63 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6755 |
0 |
0 |
T8 |
34782 |
81 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
66 |
0 |
0 |
T23 |
0 |
61 |
0 |
0 |
T32 |
0 |
61 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
75 |
0 |
0 |
T62 |
0 |
75 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6828 |
0 |
0 |
T8 |
434779 |
81 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
66 |
0 |
0 |
T23 |
0 |
61 |
0 |
0 |
T32 |
0 |
61 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
75 |
0 |
0 |
T62 |
0 |
75 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6817 |
0 |
0 |
T8 |
434779 |
81 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
66 |
0 |
0 |
T23 |
0 |
61 |
0 |
0 |
T32 |
0 |
61 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
75 |
0 |
0 |
T62 |
0 |
75 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6817 |
0 |
0 |
T8 |
34782 |
81 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
66 |
0 |
0 |
T23 |
0 |
61 |
0 |
0 |
T32 |
0 |
61 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
75 |
0 |
0 |
T62 |
0 |
75 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6847 |
0 |
0 |
T8 |
34782 |
77 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
55 |
0 |
0 |
T23 |
0 |
67 |
0 |
0 |
T32 |
0 |
69 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
85 |
0 |
0 |
T62 |
0 |
72 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6919 |
0 |
0 |
T8 |
434779 |
77 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
55 |
0 |
0 |
T23 |
0 |
67 |
0 |
0 |
T32 |
0 |
69 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
85 |
0 |
0 |
T62 |
0 |
72 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6905 |
0 |
0 |
T8 |
434779 |
77 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
55 |
0 |
0 |
T23 |
0 |
67 |
0 |
0 |
T32 |
0 |
69 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
85 |
0 |
0 |
T62 |
0 |
72 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6905 |
0 |
0 |
T8 |
34782 |
77 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
55 |
0 |
0 |
T23 |
0 |
67 |
0 |
0 |
T32 |
0 |
69 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
85 |
0 |
0 |
T62 |
0 |
72 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1176 |
0 |
0 |
T8 |
34782 |
14 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1246 |
0 |
0 |
T8 |
434779 |
14 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1233 |
0 |
0 |
T8 |
434779 |
14 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1233 |
0 |
0 |
T8 |
34782 |
14 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1188 |
0 |
0 |
T8 |
34782 |
14 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1261 |
0 |
0 |
T8 |
434779 |
14 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1248 |
0 |
0 |
T8 |
434779 |
14 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1248 |
0 |
0 |
T8 |
34782 |
14 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1170 |
0 |
0 |
T8 |
34782 |
14 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1238 |
0 |
0 |
T8 |
434779 |
14 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1226 |
0 |
0 |
T8 |
434779 |
14 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1226 |
0 |
0 |
T8 |
34782 |
14 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1172 |
0 |
0 |
T8 |
34782 |
14 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1240 |
0 |
0 |
T8 |
434779 |
14 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T22,T23 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T8,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1226 |
0 |
0 |
T8 |
434779 |
14 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1226 |
0 |
0 |
T8 |
34782 |
14 |
0 |
0 |
T9 |
11866 |
0 |
0 |
0 |
T10 |
10993 |
0 |
0 |
0 |
T22 |
16533 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
452 |
0 |
0 |
0 |
T40 |
404 |
0 |
0 |
0 |
T41 |
501 |
0 |
0 |
0 |
T42 |
404 |
0 |
0 |
0 |
T43 |
523 |
0 |
0 |
0 |
T44 |
510 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T4 |
1 | 0 | Covered | T1,T13,T4 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T4 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T1,T13,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
7465 |
0 |
0 |
T1 |
14749 |
3 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
71 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
1 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
63 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7538 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
71 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
63 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T4 |
1 | 0 | Covered | T1,T13,T4 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T4 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T1,T13,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7524 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
71 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
63 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
7524 |
0 |
0 |
T1 |
14749 |
3 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
71 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
1 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
63 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
7349 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
78 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7420 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
78 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7407 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
78 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
7407 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
78 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
7311 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
81 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7382 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
81 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7370 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
81 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
7370 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
81 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
7479 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
77 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
55 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7546 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
77 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
55 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T8,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7533 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
77 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
55 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
7533 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
77 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
55 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T4 |
1 | 0 | Covered | T1,T13,T4 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T4 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T13,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1858 |
0 |
0 |
T1 |
14749 |
3 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
1 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1925 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T4 |
1 | 0 | Covered | T1,T13,T4 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T4 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T13,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1911 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1911 |
0 |
0 |
T1 |
14749 |
3 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
1 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1782 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1856 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1840 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1840 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1784 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1854 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1839 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1839 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1815 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1883 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1870 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1870 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T4 |
1 | 0 | Covered | T1,T13,T4 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T4 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T13,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1855 |
0 |
0 |
T1 |
14749 |
3 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
1 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1924 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T4 |
1 | 0 | Covered | T1,T13,T4 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T4 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T13,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1909 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1909 |
0 |
0 |
T1 |
14749 |
3 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
1 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1803 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1874 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1859 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1859 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1780 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1850 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1837 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1837 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1789 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1858 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T48,T69,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T48,T69,T17 |
1 | 1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1844 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
1844 |
0 |
0 |
T1 |
14749 |
2 |
0 |
0 |
T2 |
6923 |
0 |
0 |
0 |
T3 |
537 |
0 |
0 |
0 |
T4 |
7647 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
523 |
0 |
0 |
0 |
T12 |
493 |
0 |
0 |
0 |
T13 |
449 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
428 |
0 |
0 |
0 |
T16 |
600 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |