Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T7 |
1 | 1 | Covered | T1,T5,T7 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T7,T9 |
1 | - | Covered | T1,T5,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T7 |
1 | 1 | Covered | T1,T5,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T13 |
0 |
0 |
1 |
Covered |
T1,T2,T13 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T13 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
103173716 |
0 |
0 |
T1 |
5223420 |
12056 |
0 |
0 |
T2 |
5040144 |
11744 |
0 |
0 |
T3 |
885200 |
0 |
0 |
0 |
T4 |
3734544 |
1253 |
0 |
0 |
T5 |
244471 |
5202 |
0 |
0 |
T6 |
0 |
944 |
0 |
0 |
T7 |
0 |
7457 |
0 |
0 |
T8 |
3478232 |
11956 |
0 |
0 |
T9 |
2104192 |
936 |
0 |
0 |
T10 |
4265480 |
10620 |
0 |
0 |
T11 |
2011200 |
0 |
0 |
0 |
T12 |
988752 |
0 |
0 |
0 |
T13 |
899680 |
350 |
0 |
0 |
T14 |
4024464 |
0 |
0 |
0 |
T15 |
652112 |
0 |
0 |
0 |
T16 |
4514304 |
0 |
0 |
0 |
T21 |
0 |
6277 |
0 |
0 |
T22 |
3306576 |
8394 |
0 |
0 |
T27 |
0 |
2071 |
0 |
0 |
T29 |
0 |
23426 |
0 |
0 |
T31 |
0 |
3079 |
0 |
0 |
T33 |
0 |
1488 |
0 |
0 |
T34 |
0 |
3188 |
0 |
0 |
T35 |
0 |
7702 |
0 |
0 |
T36 |
0 |
3203 |
0 |
0 |
T37 |
0 |
10262 |
0 |
0 |
T38 |
0 |
11508 |
0 |
0 |
T39 |
1791448 |
0 |
0 |
0 |
T40 |
1585528 |
0 |
0 |
0 |
T41 |
2005720 |
0 |
0 |
0 |
T42 |
807736 |
0 |
0 |
0 |
T43 |
1006136 |
0 |
0 |
0 |
T44 |
326760 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
254477658 |
225760000 |
0 |
0 |
T1 |
501466 |
231132 |
0 |
0 |
T2 |
235382 |
44574 |
0 |
0 |
T3 |
18258 |
4658 |
0 |
0 |
T4 |
259998 |
70040 |
0 |
0 |
T11 |
17782 |
4182 |
0 |
0 |
T12 |
16762 |
3162 |
0 |
0 |
T13 |
15266 |
1666 |
0 |
0 |
T14 |
17068 |
3468 |
0 |
0 |
T15 |
14552 |
952 |
0 |
0 |
T16 |
20400 |
6800 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
112234 |
0 |
0 |
T1 |
5223420 |
13 |
0 |
0 |
T2 |
5040144 |
7 |
0 |
0 |
T3 |
885200 |
0 |
0 |
0 |
T4 |
3734544 |
1 |
0 |
0 |
T5 |
244471 |
6 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
18 |
0 |
0 |
T8 |
3478232 |
28 |
0 |
0 |
T9 |
2104192 |
1 |
0 |
0 |
T10 |
4265480 |
6 |
0 |
0 |
T11 |
2011200 |
0 |
0 |
0 |
T12 |
988752 |
0 |
0 |
0 |
T13 |
899680 |
1 |
0 |
0 |
T14 |
4024464 |
0 |
0 |
0 |
T15 |
652112 |
0 |
0 |
0 |
T16 |
4514304 |
0 |
0 |
0 |
T21 |
0 |
7 |
0 |
0 |
T22 |
3306576 |
10 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
7 |
0 |
0 |
T35 |
0 |
8 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T38 |
0 |
7 |
0 |
0 |
T39 |
1791448 |
0 |
0 |
0 |
T40 |
1585528 |
0 |
0 |
0 |
T41 |
2005720 |
0 |
0 |
0 |
T42 |
807736 |
0 |
0 |
0 |
T43 |
1006136 |
0 |
0 |
0 |
T44 |
326760 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
11839752 |
11786372 |
0 |
0 |
T2 |
10710306 |
10688104 |
0 |
0 |
T3 |
1881050 |
1878160 |
0 |
0 |
T4 |
7935906 |
7911902 |
0 |
0 |
T11 |
4273800 |
4270978 |
0 |
0 |
T12 |
2101098 |
2099296 |
0 |
0 |
T13 |
1911820 |
1908420 |
0 |
0 |
T14 |
8551986 |
8549708 |
0 |
0 |
T15 |
1385738 |
1383256 |
0 |
0 |
T16 |
9592896 |
9590856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
| Total | Covered | Percent |
Conditions | 16 | 14 | 87.50 |
Logical | 16 | 14 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T7 |
1 | 1 | Covered | T1,T5,T7 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T24,T17,T26 |
1 | - | Covered | T1,T5,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T7 |
1 | 1 | Covered | T1,T5,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T7 |
0 |
0 |
1 |
Covered |
T1,T5,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1023632 |
0 |
0 |
T1 |
348228 |
1956 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
1926 |
0 |
0 |
T7 |
0 |
2016 |
0 |
0 |
T8 |
0 |
5332 |
0 |
0 |
T9 |
0 |
1611 |
0 |
0 |
T10 |
0 |
1936 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
3487 |
0 |
0 |
T27 |
0 |
397 |
0 |
0 |
T29 |
0 |
21800 |
0 |
0 |
T36 |
0 |
4356 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1082 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T29 |
0 |
13 |
0 |
0 |
T36 |
0 |
13 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T13 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T13 |
1 | 1 | Covered | T1,T2,T13 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T13 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T13 |
1 | 1 | Covered | T1,T2,T13 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T13 |
0 |
0 |
1 |
Covered |
T1,T2,T13 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T13 |
0 |
0 |
1 |
Covered |
T1,T2,T13 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1753573 |
0 |
0 |
T1 |
348228 |
2785 |
0 |
0 |
T2 |
315009 |
1806 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
3133 |
0 |
0 |
T5 |
0 |
2424 |
0 |
0 |
T6 |
0 |
1289 |
0 |
0 |
T7 |
0 |
2269 |
0 |
0 |
T8 |
0 |
5572 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
336 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
1875 |
0 |
0 |
T45 |
0 |
1470 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
2017 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
1 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
3 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T1,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T1,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T6,T7 |
0 |
0 |
1 |
Covered |
T1,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T6,T7 |
0 |
0 |
1 |
Covered |
T1,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
918720 |
0 |
0 |
T1 |
348228 |
1969 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T6 |
0 |
957 |
0 |
0 |
T7 |
0 |
1671 |
0 |
0 |
T9 |
0 |
2587 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T31 |
0 |
346 |
0 |
0 |
T46 |
0 |
521 |
0 |
0 |
T47 |
0 |
359 |
0 |
0 |
T48 |
0 |
1921 |
0 |
0 |
T49 |
0 |
1479 |
0 |
0 |
T50 |
0 |
958 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1029 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T1,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T1,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T6,T7 |
0 |
0 |
1 |
Covered |
T1,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T6,T7 |
0 |
0 |
1 |
Covered |
T1,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
933119 |
0 |
0 |
T1 |
348228 |
1959 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T6 |
0 |
953 |
0 |
0 |
T7 |
0 |
1663 |
0 |
0 |
T9 |
0 |
2562 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T31 |
0 |
337 |
0 |
0 |
T46 |
0 |
517 |
0 |
0 |
T47 |
0 |
357 |
0 |
0 |
T48 |
0 |
1919 |
0 |
0 |
T49 |
0 |
1477 |
0 |
0 |
T50 |
0 |
946 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1063 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T1,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T1,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T6,T7 |
0 |
0 |
1 |
Covered |
T1,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T6,T7 |
0 |
0 |
1 |
Covered |
T1,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
909653 |
0 |
0 |
T1 |
348228 |
1943 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T6 |
0 |
949 |
0 |
0 |
T7 |
0 |
1655 |
0 |
0 |
T9 |
0 |
2532 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T31 |
0 |
327 |
0 |
0 |
T46 |
0 |
513 |
0 |
0 |
T47 |
0 |
355 |
0 |
0 |
T48 |
0 |
1917 |
0 |
0 |
T49 |
0 |
1475 |
0 |
0 |
T50 |
0 |
939 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1032 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T12,T4,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T12,T4,T6 |
1 | 1 | Covered | T12,T4,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T12,T4,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T12,T4,T6 |
1 | 1 | Covered | T12,T4,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T12,T4,T6 |
0 |
0 |
1 |
Covered |
T12,T4,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T12,T4,T6 |
0 |
0 |
1 |
Covered |
T12,T4,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
2565212 |
0 |
0 |
T4 |
233409 |
22052 |
0 |
0 |
T5 |
244471 |
0 |
0 |
0 |
T6 |
0 |
8526 |
0 |
0 |
T7 |
0 |
16683 |
0 |
0 |
T9 |
0 |
16975 |
0 |
0 |
T12 |
61797 |
8518 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T21 |
184054 |
0 |
0 |
0 |
T45 |
315989 |
0 |
0 |
0 |
T51 |
0 |
8538 |
0 |
0 |
T52 |
0 |
34159 |
0 |
0 |
T53 |
0 |
31376 |
0 |
0 |
T54 |
0 |
27028 |
0 |
0 |
T55 |
0 |
8732 |
0 |
0 |
T56 |
48989 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
2834 |
0 |
0 |
T4 |
233409 |
20 |
0 |
0 |
T5 |
244471 |
0 |
0 |
0 |
T6 |
0 |
20 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T12 |
61797 |
20 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T21 |
184054 |
0 |
0 |
0 |
T45 |
315989 |
0 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
48989 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T11 |
0 |
0 |
1 |
Covered |
T1,T2,T11 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T11 |
0 |
0 |
1 |
Covered |
T1,T2,T11 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
5362882 |
0 |
0 |
T1 |
348228 |
69206 |
0 |
0 |
T2 |
315009 |
125365 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
66557 |
0 |
0 |
T6 |
0 |
17377 |
0 |
0 |
T7 |
0 |
17481 |
0 |
0 |
T11 |
125700 |
16854 |
0 |
0 |
T12 |
61797 |
358 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
33927 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T51 |
0 |
368 |
0 |
0 |
T57 |
0 |
17326 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6148 |
0 |
0 |
T1 |
348228 |
80 |
0 |
0 |
T2 |
315009 |
80 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
61 |
0 |
0 |
T6 |
0 |
41 |
0 |
0 |
T7 |
0 |
42 |
0 |
0 |
T11 |
125700 |
20 |
0 |
0 |
T12 |
61797 |
1 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
20 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T11 |
0 |
0 |
1 |
Covered |
T1,T2,T11 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T11 |
0 |
0 |
1 |
Covered |
T1,T2,T11 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6522455 |
0 |
0 |
T1 |
348228 |
73341 |
0 |
0 |
T2 |
315009 |
129709 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
71517 |
0 |
0 |
T5 |
0 |
2659 |
0 |
0 |
T11 |
125700 |
17202 |
0 |
0 |
T12 |
61797 |
360 |
0 |
0 |
T13 |
56230 |
370 |
0 |
0 |
T14 |
251529 |
34007 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
1877 |
0 |
0 |
T45 |
0 |
1490 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7351 |
0 |
0 |
T1 |
348228 |
83 |
0 |
0 |
T2 |
315009 |
82 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
65 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T11 |
125700 |
20 |
0 |
0 |
T12 |
61797 |
1 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
20 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T11 |
0 |
0 |
1 |
Covered |
T1,T2,T11 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T11 |
0 |
0 |
1 |
Covered |
T1,T2,T11 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
5326021 |
0 |
0 |
T1 |
348228 |
69841 |
0 |
0 |
T2 |
315009 |
125921 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
65738 |
0 |
0 |
T6 |
0 |
16979 |
0 |
0 |
T7 |
0 |
16611 |
0 |
0 |
T9 |
0 |
65805 |
0 |
0 |
T11 |
125700 |
17035 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
33967 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T43 |
0 |
17546 |
0 |
0 |
T57 |
0 |
17366 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6053 |
0 |
0 |
T1 |
348228 |
80 |
0 |
0 |
T2 |
315009 |
80 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
60 |
0 |
0 |
T6 |
0 |
40 |
0 |
0 |
T7 |
0 |
40 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T11 |
125700 |
20 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
20 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T43 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T2,T3,T4 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T2,T3,T4 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T3,T4 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T3,T4 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
905291 |
0 |
0 |
T2 |
315009 |
1814 |
0 |
0 |
T3 |
55325 |
371 |
0 |
0 |
T4 |
233409 |
2201 |
0 |
0 |
T5 |
244471 |
0 |
0 |
0 |
T6 |
0 |
954 |
0 |
0 |
T7 |
0 |
836 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T30 |
0 |
1427 |
0 |
0 |
T31 |
0 |
350 |
0 |
0 |
T54 |
0 |
1612 |
0 |
0 |
T58 |
0 |
554 |
0 |
0 |
T59 |
0 |
540 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1033 |
0 |
0 |
T2 |
315009 |
1 |
0 |
0 |
T3 |
55325 |
1 |
0 |
0 |
T4 |
233409 |
2 |
0 |
0 |
T5 |
244471 |
0 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1703817 |
0 |
0 |
T1 |
348228 |
2758 |
0 |
0 |
T2 |
315009 |
1810 |
0 |
0 |
T3 |
55325 |
369 |
0 |
0 |
T4 |
233409 |
3128 |
0 |
0 |
T5 |
0 |
2403 |
0 |
0 |
T6 |
0 |
1284 |
0 |
0 |
T7 |
0 |
3089 |
0 |
0 |
T8 |
0 |
5544 |
0 |
0 |
T9 |
0 |
911 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
324 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1966 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
1 |
0 |
0 |
T3 |
55325 |
1 |
0 |
0 |
T4 |
233409 |
3 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
8 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T21 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T21 |
1 | 1 | Covered | T1,T2,T21 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T21 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T21 |
1 | 1 | Covered | T1,T2,T21 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T21 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T21 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1141287 |
0 |
0 |
T1 |
348228 |
4463 |
0 |
0 |
T2 |
315009 |
6792 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T7 |
0 |
1800 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T21 |
0 |
3648 |
0 |
0 |
T31 |
0 |
1901 |
0 |
0 |
T33 |
0 |
920 |
0 |
0 |
T34 |
0 |
1801 |
0 |
0 |
T35 |
0 |
4736 |
0 |
0 |
T37 |
0 |
5143 |
0 |
0 |
T38 |
0 |
6653 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1326 |
0 |
0 |
T1 |
348228 |
5 |
0 |
0 |
T2 |
315009 |
4 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T21 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T21 |
1 | 1 | Covered | T1,T2,T21 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T21 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T21 |
1 | 1 | Covered | T1,T2,T21 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T21 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T21 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1009435 |
0 |
0 |
T1 |
348228 |
2733 |
0 |
0 |
T2 |
315009 |
4952 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T7 |
0 |
1313 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T21 |
0 |
2629 |
0 |
0 |
T31 |
0 |
1178 |
0 |
0 |
T33 |
0 |
568 |
0 |
0 |
T34 |
0 |
1387 |
0 |
0 |
T35 |
0 |
2966 |
0 |
0 |
T37 |
0 |
5119 |
0 |
0 |
T38 |
0 |
4855 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1158 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
3 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6615362 |
0 |
0 |
T8 |
434779 |
31015 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
56576 |
0 |
0 |
T23 |
0 |
51569 |
0 |
0 |
T32 |
0 |
89468 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
19186 |
0 |
0 |
T60 |
0 |
28669 |
0 |
0 |
T61 |
0 |
35352 |
0 |
0 |
T62 |
0 |
32916 |
0 |
0 |
T63 |
0 |
22931 |
0 |
0 |
T64 |
0 |
22049 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6838 |
0 |
0 |
T8 |
434779 |
71 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
63 |
0 |
0 |
T23 |
0 |
61 |
0 |
0 |
T32 |
0 |
61 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
90 |
0 |
0 |
T61 |
0 |
80 |
0 |
0 |
T62 |
0 |
84 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6531736 |
0 |
0 |
T8 |
434779 |
34029 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
58792 |
0 |
0 |
T23 |
0 |
61283 |
0 |
0 |
T32 |
0 |
106194 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
19181 |
0 |
0 |
T60 |
0 |
20741 |
0 |
0 |
T61 |
0 |
38978 |
0 |
0 |
T62 |
0 |
24756 |
0 |
0 |
T63 |
0 |
22721 |
0 |
0 |
T64 |
0 |
21839 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6836 |
0 |
0 |
T8 |
434779 |
78 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
66 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
88 |
0 |
0 |
T62 |
0 |
63 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6510026 |
0 |
0 |
T8 |
434779 |
34510 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
58498 |
0 |
0 |
T23 |
0 |
51012 |
0 |
0 |
T32 |
0 |
88942 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
19183 |
0 |
0 |
T60 |
0 |
19803 |
0 |
0 |
T61 |
0 |
32694 |
0 |
0 |
T62 |
0 |
29161 |
0 |
0 |
T63 |
0 |
22511 |
0 |
0 |
T64 |
0 |
21629 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6817 |
0 |
0 |
T8 |
434779 |
81 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
66 |
0 |
0 |
T23 |
0 |
61 |
0 |
0 |
T32 |
0 |
61 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
75 |
0 |
0 |
T62 |
0 |
75 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6511853 |
0 |
0 |
T8 |
434779 |
32532 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
48841 |
0 |
0 |
T23 |
0 |
56760 |
0 |
0 |
T32 |
0 |
100650 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
19181 |
0 |
0 |
T60 |
0 |
19750 |
0 |
0 |
T61 |
0 |
36871 |
0 |
0 |
T62 |
0 |
27851 |
0 |
0 |
T63 |
0 |
22301 |
0 |
0 |
T64 |
0 |
21419 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
6905 |
0 |
0 |
T8 |
434779 |
77 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
55 |
0 |
0 |
T23 |
0 |
67 |
0 |
0 |
T32 |
0 |
69 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T60 |
0 |
68 |
0 |
0 |
T61 |
0 |
85 |
0 |
0 |
T62 |
0 |
72 |
0 |
0 |
T63 |
0 |
51 |
0 |
0 |
T64 |
0 |
51 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1112277 |
0 |
0 |
T8 |
434779 |
6104 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
4242 |
0 |
0 |
T23 |
0 |
5989 |
0 |
0 |
T32 |
0 |
5944 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
15326 |
0 |
0 |
T60 |
0 |
1009 |
0 |
0 |
T61 |
0 |
4985 |
0 |
0 |
T62 |
0 |
1261 |
0 |
0 |
T63 |
0 |
373 |
0 |
0 |
T64 |
0 |
373 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1233 |
0 |
0 |
T8 |
434779 |
14 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1086079 |
0 |
0 |
T8 |
434779 |
5964 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
4192 |
0 |
0 |
T23 |
0 |
5919 |
0 |
0 |
T32 |
0 |
5904 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
15321 |
0 |
0 |
T60 |
0 |
898 |
0 |
0 |
T61 |
0 |
4875 |
0 |
0 |
T62 |
0 |
1231 |
0 |
0 |
T63 |
0 |
363 |
0 |
0 |
T64 |
0 |
363 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1248 |
0 |
0 |
T8 |
434779 |
14 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1076705 |
0 |
0 |
T8 |
434779 |
5824 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
4142 |
0 |
0 |
T23 |
0 |
5849 |
0 |
0 |
T32 |
0 |
5864 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
15323 |
0 |
0 |
T60 |
0 |
886 |
0 |
0 |
T61 |
0 |
4765 |
0 |
0 |
T62 |
0 |
1201 |
0 |
0 |
T63 |
0 |
353 |
0 |
0 |
T64 |
0 |
353 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1226 |
0 |
0 |
T8 |
434779 |
14 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T22,T23 |
1 | 1 | Covered | T8,T22,T23 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T8,T22,T23 |
0 |
0 |
1 |
Covered |
T8,T22,T23 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1059157 |
0 |
0 |
T8 |
434779 |
5684 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
4092 |
0 |
0 |
T23 |
0 |
5779 |
0 |
0 |
T32 |
0 |
5824 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
15321 |
0 |
0 |
T60 |
0 |
982 |
0 |
0 |
T61 |
0 |
4655 |
0 |
0 |
T62 |
0 |
1171 |
0 |
0 |
T63 |
0 |
343 |
0 |
0 |
T64 |
0 |
343 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1226 |
0 |
0 |
T8 |
434779 |
14 |
0 |
0 |
T9 |
263024 |
0 |
0 |
0 |
T10 |
533185 |
0 |
0 |
0 |
T22 |
413322 |
5 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T39 |
223931 |
0 |
0 |
0 |
T40 |
198191 |
0 |
0 |
0 |
T41 |
250715 |
0 |
0 |
0 |
T42 |
100967 |
0 |
0 |
0 |
T43 |
125767 |
0 |
0 |
0 |
T44 |
40845 |
0 |
0 |
0 |
T48 |
0 |
9 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
11 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T13,T4 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T13,T4 |
1 | 1 | Covered | T1,T13,T4 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T13,T4 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T13,T4 |
1 | 1 | Covered | T1,T13,T4 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T13,T4 |
0 |
0 |
1 |
Covered |
T1,T13,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T13,T4 |
0 |
0 |
1 |
Covered |
T1,T13,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7281260 |
0 |
0 |
T1 |
348228 |
2977 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
1255 |
0 |
0 |
T5 |
0 |
2686 |
0 |
0 |
T6 |
0 |
481 |
0 |
0 |
T7 |
0 |
2395 |
0 |
0 |
T8 |
0 |
31073 |
0 |
0 |
T9 |
0 |
941 |
0 |
0 |
T10 |
0 |
5337 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
358 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
56672 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7524 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
71 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
63 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7081220 |
0 |
0 |
T1 |
348228 |
1979 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
2659 |
0 |
0 |
T6 |
0 |
479 |
0 |
0 |
T7 |
0 |
2031 |
0 |
0 |
T8 |
0 |
34101 |
0 |
0 |
T10 |
0 |
5331 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
58894 |
0 |
0 |
T27 |
0 |
2379 |
0 |
0 |
T29 |
0 |
23861 |
0 |
0 |
T36 |
0 |
3283 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7407 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
78 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7053258 |
0 |
0 |
T1 |
348228 |
1969 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
2641 |
0 |
0 |
T6 |
0 |
477 |
0 |
0 |
T7 |
0 |
2021 |
0 |
0 |
T8 |
0 |
34588 |
0 |
0 |
T10 |
0 |
5325 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
58600 |
0 |
0 |
T27 |
0 |
2283 |
0 |
0 |
T29 |
0 |
23745 |
0 |
0 |
T36 |
0 |
3263 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7370 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
81 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7113525 |
0 |
0 |
T1 |
348228 |
1957 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
2623 |
0 |
0 |
T6 |
0 |
475 |
0 |
0 |
T7 |
0 |
2011 |
0 |
0 |
T8 |
0 |
32602 |
0 |
0 |
T10 |
0 |
5319 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
48921 |
0 |
0 |
T27 |
0 |
2183 |
0 |
0 |
T29 |
0 |
23641 |
0 |
0 |
T36 |
0 |
3243 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
7533 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
77 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
55 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T13,T4 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T13,T4 |
1 | 1 | Covered | T1,T13,T4 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T13,T4 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T13,T4 |
1 | 1 | Covered | T1,T13,T4 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T13,T4 |
0 |
0 |
1 |
Covered |
T1,T13,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T13,T4 |
0 |
0 |
1 |
Covered |
T1,T13,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1688978 |
0 |
0 |
T1 |
348228 |
2924 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
1253 |
0 |
0 |
T5 |
0 |
2609 |
0 |
0 |
T6 |
0 |
473 |
0 |
0 |
T7 |
0 |
2353 |
0 |
0 |
T8 |
0 |
6048 |
0 |
0 |
T9 |
0 |
936 |
0 |
0 |
T10 |
0 |
5313 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
350 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
4222 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1911 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1628394 |
0 |
0 |
T1 |
348228 |
1936 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
2593 |
0 |
0 |
T6 |
0 |
471 |
0 |
0 |
T7 |
0 |
1991 |
0 |
0 |
T8 |
0 |
5908 |
0 |
0 |
T10 |
0 |
5307 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
4172 |
0 |
0 |
T27 |
0 |
2071 |
0 |
0 |
T29 |
0 |
23426 |
0 |
0 |
T36 |
0 |
3203 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1840 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1610811 |
0 |
0 |
T1 |
348228 |
1919 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
2569 |
0 |
0 |
T6 |
0 |
469 |
0 |
0 |
T7 |
0 |
1981 |
0 |
0 |
T8 |
0 |
5768 |
0 |
0 |
T10 |
0 |
5301 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
4122 |
0 |
0 |
T27 |
0 |
2025 |
0 |
0 |
T29 |
0 |
23325 |
0 |
0 |
T36 |
0 |
3183 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1839 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1626549 |
0 |
0 |
T1 |
348228 |
1897 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
2548 |
0 |
0 |
T6 |
0 |
467 |
0 |
0 |
T7 |
0 |
1971 |
0 |
0 |
T8 |
0 |
5628 |
0 |
0 |
T10 |
0 |
5295 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
4072 |
0 |
0 |
T27 |
0 |
2114 |
0 |
0 |
T29 |
0 |
23231 |
0 |
0 |
T36 |
0 |
3163 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1870 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T13,T4 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T13,T4 |
1 | 1 | Covered | T1,T13,T4 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T13,T4 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T13,T4 |
1 | 1 | Covered | T1,T13,T4 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T13,T4 |
0 |
0 |
1 |
Covered |
T1,T13,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T13,T4 |
0 |
0 |
1 |
Covered |
T1,T13,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1704230 |
0 |
0 |
T1 |
348228 |
2846 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
1251 |
0 |
0 |
T5 |
0 |
2524 |
0 |
0 |
T6 |
0 |
465 |
0 |
0 |
T7 |
0 |
2311 |
0 |
0 |
T8 |
0 |
6020 |
0 |
0 |
T9 |
0 |
925 |
0 |
0 |
T10 |
0 |
5289 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
345 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
4212 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1909 |
0 |
0 |
T1 |
348228 |
3 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
1 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
1 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1639315 |
0 |
0 |
T1 |
348228 |
1863 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
2503 |
0 |
0 |
T6 |
0 |
463 |
0 |
0 |
T7 |
0 |
1951 |
0 |
0 |
T8 |
0 |
5880 |
0 |
0 |
T10 |
0 |
5283 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
4162 |
0 |
0 |
T27 |
0 |
2362 |
0 |
0 |
T29 |
0 |
23051 |
0 |
0 |
T36 |
0 |
3123 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1859 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1617130 |
0 |
0 |
T1 |
348228 |
1854 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
2474 |
0 |
0 |
T6 |
0 |
461 |
0 |
0 |
T7 |
0 |
1941 |
0 |
0 |
T8 |
0 |
5740 |
0 |
0 |
T10 |
0 |
5277 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
4112 |
0 |
0 |
T27 |
0 |
2293 |
0 |
0 |
T29 |
0 |
22953 |
0 |
0 |
T36 |
0 |
3103 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1837 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T5,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T6 |
0 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1603679 |
0 |
0 |
T1 |
348228 |
1834 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
2443 |
0 |
0 |
T6 |
0 |
459 |
0 |
0 |
T7 |
0 |
1931 |
0 |
0 |
T8 |
0 |
5600 |
0 |
0 |
T10 |
0 |
5271 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
4062 |
0 |
0 |
T27 |
0 |
2206 |
0 |
0 |
T29 |
0 |
22869 |
0 |
0 |
T36 |
0 |
3083 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1844 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
14 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T7,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T7,T9 |
1 | 1 | Covered | T1,T7,T9 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T7,T9 |
1 | - | Covered | T1,T7,T9 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T7,T9 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T7,T9 |
1 | 1 | Covered | T1,T7,T9 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T7,T9 |
0 |
0 |
1 |
Covered |
T1,T7,T9 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T7,T9 |
0 |
0 |
1 |
Covered |
T1,T7,T9 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
947075 |
0 |
0 |
T1 |
348228 |
1709 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T7 |
0 |
1786 |
0 |
0 |
T9 |
0 |
3530 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T46 |
0 |
1039 |
0 |
0 |
T48 |
0 |
6178 |
0 |
0 |
T49 |
0 |
2960 |
0 |
0 |
T50 |
0 |
960 |
0 |
0 |
T65 |
0 |
1642 |
0 |
0 |
T66 |
0 |
914 |
0 |
0 |
T67 |
0 |
3786 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7484637 |
6640000 |
0 |
0 |
T1 |
14749 |
6798 |
0 |
0 |
T2 |
6923 |
1311 |
0 |
0 |
T3 |
537 |
137 |
0 |
0 |
T4 |
7647 |
2060 |
0 |
0 |
T11 |
523 |
123 |
0 |
0 |
T12 |
493 |
93 |
0 |
0 |
T13 |
449 |
49 |
0 |
0 |
T14 |
502 |
102 |
0 |
0 |
T15 |
428 |
28 |
0 |
0 |
T16 |
600 |
200 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1070 |
0 |
0 |
T1 |
348228 |
2 |
0 |
0 |
T2 |
315009 |
0 |
0 |
0 |
T3 |
55325 |
0 |
0 |
0 |
T4 |
233409 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T11 |
125700 |
0 |
0 |
0 |
T12 |
61797 |
0 |
0 |
0 |
T13 |
56230 |
0 |
0 |
0 |
T14 |
251529 |
0 |
0 |
0 |
T15 |
40757 |
0 |
0 |
0 |
T16 |
282144 |
0 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T65 |
0 |
4 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1201996941 |
1200174030 |
0 |
0 |
T1 |
348228 |
346658 |
0 |
0 |
T2 |
315009 |
314356 |
0 |
0 |
T3 |
55325 |
55240 |
0 |
0 |
T4 |
233409 |
232703 |
0 |
0 |
T11 |
125700 |
125617 |
0 |
0 |
T12 |
61797 |
61744 |
0 |
0 |
T13 |
56230 |
56130 |
0 |
0 |
T14 |
251529 |
251462 |
0 |
0 |
T15 |
40757 |
40684 |
0 |
0 |
T16 |
282144 |
282084 |
0 |
0 |