Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 60 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
| Conditions | 21 | 20 | 95.24 |
| Logical | 21 | 20 | 95.24 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T4,T1,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T36,T24,T35 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T1,T5 |
VC_COV_UNR |
| 1 | Covered | T36,T24,T35 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T36,T24,T35 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T11,T36,T24 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T36,T24,T35 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T36,T24,T35 |
| 0 | 1 | Covered | T216,T170 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T36,T24,T35 |
| 0 | 1 | Covered | T24,T35,T112 |
| 1 | 0 | Covered | T39 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T36,T24,T35 |
| 1 | - | Covered | T24,T35,T112 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
6 |
100.00 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T36,T24,T35 |
| DetectSt |
168 |
Covered |
T36,T24,T35 |
| IdleSt |
163 |
Covered |
T4,T1,T5 |
| StableSt |
191 |
Covered |
T36,T24,T35 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T36,T24,T35 |
| DebounceSt->IdleSt |
163 |
Covered |
T85,T219 |
| DetectSt->IdleSt |
186 |
Covered |
T216,T170 |
| DetectSt->StableSt |
191 |
Covered |
T36,T24,T35 |
| IdleSt->DebounceSt |
148 |
Covered |
T36,T24,T35 |
| StableSt->IdleSt |
206 |
Covered |
T24,T35,T112 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
| Branches |
|
20 |
20 |
100.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
10 |
10 |
100.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T36,T24,T35 |
|
| 0 |
1 |
Covered |
T36,T24,T35 |
|
| 0 |
0 |
Excluded |
T4,T1,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T36,T24,T35 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T36,T24,T35 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T5 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T85 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T36,T24,T35 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T219 |
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T36,T24,T35 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T216,T170 |
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T36,T24,T35 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T24,T35,T112 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T36,T24,T35 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
112 |
0 |
0 |
| T23 |
336909 |
0 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
809 |
2 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
| T48 |
52940 |
0 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T74 |
504 |
0 |
0 |
0 |
| T81 |
403 |
0 |
0 |
0 |
| T82 |
495 |
0 |
0 |
0 |
| T91 |
0 |
2 |
0 |
0 |
| T112 |
0 |
4 |
0 |
0 |
| T128 |
427 |
0 |
0 |
0 |
| T129 |
402 |
0 |
0 |
0 |
| T130 |
443 |
0 |
0 |
0 |
| T131 |
436 |
0 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T157 |
0 |
2 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
13905 |
0 |
0 |
| T23 |
336909 |
0 |
0 |
0 |
| T24 |
0 |
19 |
0 |
0 |
| T35 |
0 |
22 |
0 |
0 |
| T36 |
809 |
69 |
0 |
0 |
| T39 |
0 |
30 |
0 |
0 |
| T40 |
0 |
71 |
0 |
0 |
| T48 |
52940 |
0 |
0 |
0 |
| T56 |
0 |
30 |
0 |
0 |
| T74 |
504 |
0 |
0 |
0 |
| T81 |
403 |
0 |
0 |
0 |
| T82 |
495 |
0 |
0 |
0 |
| T91 |
0 |
17 |
0 |
0 |
| T112 |
0 |
104 |
0 |
0 |
| T128 |
427 |
0 |
0 |
0 |
| T129 |
402 |
0 |
0 |
0 |
| T130 |
443 |
0 |
0 |
0 |
| T131 |
436 |
0 |
0 |
0 |
| T148 |
0 |
37 |
0 |
0 |
| T157 |
0 |
68 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5989323 |
0 |
0 |
| T1 |
3384 |
979 |
0 |
0 |
| T2 |
33900 |
33408 |
0 |
0 |
| T3 |
7686 |
7285 |
0 |
0 |
| T4 |
503 |
102 |
0 |
0 |
| T5 |
502 |
101 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
426 |
25 |
0 |
0 |
| T15 |
427 |
26 |
0 |
0 |
| T16 |
504 |
103 |
0 |
0 |
| T17 |
449 |
48 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
2 |
0 |
0 |
| T170 |
0 |
1 |
0 |
0 |
| T216 |
794 |
1 |
0 |
0 |
| T220 |
33320 |
0 |
0 |
0 |
| T221 |
496 |
0 |
0 |
0 |
| T222 |
407 |
0 |
0 |
0 |
| T223 |
13397 |
0 |
0 |
0 |
| T224 |
27983 |
0 |
0 |
0 |
| T225 |
23241 |
0 |
0 |
0 |
| T226 |
725 |
0 |
0 |
0 |
| T227 |
3135 |
0 |
0 |
0 |
| T228 |
402 |
0 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
17309 |
0 |
0 |
| T23 |
336909 |
0 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T35 |
0 |
17 |
0 |
0 |
| T36 |
809 |
331 |
0 |
0 |
| T39 |
0 |
6 |
0 |
0 |
| T40 |
0 |
65 |
0 |
0 |
| T48 |
52940 |
0 |
0 |
0 |
| T56 |
0 |
89 |
0 |
0 |
| T74 |
504 |
0 |
0 |
0 |
| T81 |
403 |
0 |
0 |
0 |
| T82 |
495 |
0 |
0 |
0 |
| T91 |
0 |
45 |
0 |
0 |
| T112 |
0 |
91 |
0 |
0 |
| T128 |
427 |
0 |
0 |
0 |
| T129 |
402 |
0 |
0 |
0 |
| T130 |
443 |
0 |
0 |
0 |
| T131 |
436 |
0 |
0 |
0 |
| T148 |
0 |
40 |
0 |
0 |
| T157 |
0 |
448 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
53 |
0 |
0 |
| T23 |
336909 |
0 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T36 |
809 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T48 |
52940 |
0 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T74 |
504 |
0 |
0 |
0 |
| T81 |
403 |
0 |
0 |
0 |
| T82 |
495 |
0 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T128 |
427 |
0 |
0 |
0 |
| T129 |
402 |
0 |
0 |
0 |
| T130 |
443 |
0 |
0 |
0 |
| T131 |
436 |
0 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5843278 |
0 |
0 |
| T1 |
3384 |
979 |
0 |
0 |
| T2 |
33900 |
33408 |
0 |
0 |
| T3 |
7686 |
7285 |
0 |
0 |
| T4 |
503 |
102 |
0 |
0 |
| T5 |
502 |
101 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
426 |
25 |
0 |
0 |
| T15 |
427 |
26 |
0 |
0 |
| T16 |
504 |
103 |
0 |
0 |
| T17 |
449 |
48 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5845557 |
0 |
0 |
| T1 |
3384 |
984 |
0 |
0 |
| T2 |
33900 |
33422 |
0 |
0 |
| T3 |
7686 |
7286 |
0 |
0 |
| T4 |
503 |
103 |
0 |
0 |
| T5 |
502 |
102 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
426 |
26 |
0 |
0 |
| T15 |
427 |
27 |
0 |
0 |
| T16 |
504 |
104 |
0 |
0 |
| T17 |
449 |
49 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
57 |
0 |
0 |
| T23 |
336909 |
0 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T36 |
809 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T48 |
52940 |
0 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T74 |
504 |
0 |
0 |
0 |
| T81 |
403 |
0 |
0 |
0 |
| T82 |
495 |
0 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T128 |
427 |
0 |
0 |
0 |
| T129 |
402 |
0 |
0 |
0 |
| T130 |
443 |
0 |
0 |
0 |
| T131 |
436 |
0 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
55 |
0 |
0 |
| T23 |
336909 |
0 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T36 |
809 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T48 |
52940 |
0 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T74 |
504 |
0 |
0 |
0 |
| T81 |
403 |
0 |
0 |
0 |
| T82 |
495 |
0 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T128 |
427 |
0 |
0 |
0 |
| T129 |
402 |
0 |
0 |
0 |
| T130 |
443 |
0 |
0 |
0 |
| T131 |
436 |
0 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
53 |
0 |
0 |
| T23 |
336909 |
0 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T36 |
809 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T48 |
52940 |
0 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T74 |
504 |
0 |
0 |
0 |
| T81 |
403 |
0 |
0 |
0 |
| T82 |
495 |
0 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T128 |
427 |
0 |
0 |
0 |
| T129 |
402 |
0 |
0 |
0 |
| T130 |
443 |
0 |
0 |
0 |
| T131 |
436 |
0 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
53 |
0 |
0 |
| T23 |
336909 |
0 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T36 |
809 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T48 |
52940 |
0 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T74 |
504 |
0 |
0 |
0 |
| T81 |
403 |
0 |
0 |
0 |
| T82 |
495 |
0 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T128 |
427 |
0 |
0 |
0 |
| T129 |
402 |
0 |
0 |
0 |
| T130 |
443 |
0 |
0 |
0 |
| T131 |
436 |
0 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
17238 |
0 |
0 |
| T23 |
336909 |
0 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T35 |
0 |
16 |
0 |
0 |
| T36 |
809 |
329 |
0 |
0 |
| T39 |
0 |
5 |
0 |
0 |
| T40 |
0 |
64 |
0 |
0 |
| T48 |
52940 |
0 |
0 |
0 |
| T56 |
0 |
86 |
0 |
0 |
| T74 |
504 |
0 |
0 |
0 |
| T81 |
403 |
0 |
0 |
0 |
| T82 |
495 |
0 |
0 |
0 |
| T91 |
0 |
43 |
0 |
0 |
| T112 |
0 |
88 |
0 |
0 |
| T128 |
427 |
0 |
0 |
0 |
| T129 |
402 |
0 |
0 |
0 |
| T130 |
443 |
0 |
0 |
0 |
| T131 |
436 |
0 |
0 |
0 |
| T148 |
0 |
39 |
0 |
0 |
| T157 |
0 |
446 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5991763 |
0 |
0 |
| T1 |
3384 |
984 |
0 |
0 |
| T2 |
33900 |
33422 |
0 |
0 |
| T3 |
7686 |
7286 |
0 |
0 |
| T4 |
503 |
103 |
0 |
0 |
| T5 |
502 |
102 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
426 |
26 |
0 |
0 |
| T15 |
427 |
27 |
0 |
0 |
| T16 |
504 |
104 |
0 |
0 |
| T17 |
449 |
49 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
34 |
0 |
0 |
| T24 |
6662 |
1 |
0 |
0 |
| T35 |
119316 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T53 |
6572 |
0 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T73 |
12861 |
0 |
0 |
0 |
| T75 |
11183 |
0 |
0 |
0 |
| T76 |
4315 |
0 |
0 |
0 |
| T83 |
35940 |
0 |
0 |
0 |
| T93 |
0 |
2 |
0 |
0 |
| T96 |
606 |
0 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T123 |
0 |
2 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T185 |
0 |
1 |
0 |
0 |
| T204 |
631 |
0 |
0 |
0 |
| T205 |
521 |
0 |
0 |
0 |
| T208 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 58 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
| Conditions | 21 | 20 | 95.24 |
| Logical | 21 | 20 | 95.24 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T4,T1,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T1,T9,T38 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T1,T5 |
VC_COV_UNR |
| 1 | Covered | T1,T9,T38 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T1,T9,T38 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T9,T11 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T1,T9,T38 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T9,T38 |
| 0 | 1 | Covered | T1 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T9,T38 |
| 0 | 1 | Covered | T1,T9,T38 |
| 1 | 0 | Covered | T39 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T9,T38 |
| 1 | - | Covered | T1,T9,T38 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
6 |
100.00 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T1,T9,T38 |
| DetectSt |
168 |
Covered |
T1,T9,T38 |
| IdleSt |
163 |
Covered |
T4,T1,T5 |
| StableSt |
191 |
Covered |
T1,T9,T38 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T1,T9,T38 |
| DebounceSt->IdleSt |
163 |
Covered |
T85,T217 |
| DetectSt->IdleSt |
186 |
Covered |
T1 |
| DetectSt->StableSt |
191 |
Covered |
T1,T9,T38 |
| IdleSt->DebounceSt |
148 |
Covered |
T1,T9,T38 |
| StableSt->IdleSt |
206 |
Covered |
T1,T9,T38 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
| Branches |
|
20 |
20 |
100.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
10 |
10 |
100.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T1,T9,T38 |
|
| 0 |
1 |
Covered |
T1,T9,T38 |
|
| 0 |
0 |
Excluded |
T4,T1,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T9,T38 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T9,T38 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T5 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T85 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T1,T9,T38 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T217 |
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T1,T9,T38 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T1 |
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T1,T9,T38 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T1,T9,T38 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T1,T9,T38 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
90 |
0 |
0 |
| T1 |
3384 |
4 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T38 |
0 |
4 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T93 |
0 |
4 |
0 |
0 |
| T122 |
0 |
2 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
2073 |
0 |
0 |
| T1 |
3384 |
134 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
72 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
22 |
0 |
0 |
| T38 |
0 |
44 |
0 |
0 |
| T39 |
0 |
30 |
0 |
0 |
| T40 |
0 |
71 |
0 |
0 |
| T56 |
0 |
15 |
0 |
0 |
| T93 |
0 |
91 |
0 |
0 |
| T122 |
0 |
38 |
0 |
0 |
| T148 |
0 |
37 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5989345 |
0 |
0 |
| T1 |
3384 |
975 |
0 |
0 |
| T2 |
33900 |
33408 |
0 |
0 |
| T3 |
7686 |
7285 |
0 |
0 |
| T4 |
503 |
102 |
0 |
0 |
| T5 |
502 |
101 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
426 |
25 |
0 |
0 |
| T15 |
427 |
26 |
0 |
0 |
| T16 |
504 |
103 |
0 |
0 |
| T17 |
449 |
48 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
1 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
2657 |
0 |
0 |
| T1 |
3384 |
51 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
40 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
43 |
0 |
0 |
| T38 |
0 |
169 |
0 |
0 |
| T39 |
0 |
5 |
0 |
0 |
| T40 |
0 |
269 |
0 |
0 |
| T56 |
0 |
57 |
0 |
0 |
| T93 |
0 |
87 |
0 |
0 |
| T122 |
0 |
25 |
0 |
0 |
| T148 |
0 |
94 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
43 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T93 |
0 |
2 |
0 |
0 |
| T122 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5731784 |
0 |
0 |
| T1 |
3384 |
386 |
0 |
0 |
| T2 |
33900 |
33408 |
0 |
0 |
| T3 |
7686 |
7285 |
0 |
0 |
| T4 |
503 |
102 |
0 |
0 |
| T5 |
502 |
101 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
426 |
25 |
0 |
0 |
| T15 |
427 |
26 |
0 |
0 |
| T16 |
504 |
103 |
0 |
0 |
| T17 |
449 |
48 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5734054 |
0 |
0 |
| T1 |
3384 |
390 |
0 |
0 |
| T2 |
33900 |
33422 |
0 |
0 |
| T3 |
7686 |
7286 |
0 |
0 |
| T4 |
503 |
103 |
0 |
0 |
| T5 |
502 |
102 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
426 |
26 |
0 |
0 |
| T15 |
427 |
27 |
0 |
0 |
| T16 |
504 |
104 |
0 |
0 |
| T17 |
449 |
49 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
46 |
0 |
0 |
| T1 |
3384 |
2 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T93 |
0 |
2 |
0 |
0 |
| T122 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
44 |
0 |
0 |
| T1 |
3384 |
2 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T93 |
0 |
2 |
0 |
0 |
| T122 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
43 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T93 |
0 |
2 |
0 |
0 |
| T122 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
43 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T93 |
0 |
2 |
0 |
0 |
| T122 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
2589 |
0 |
0 |
| T1 |
3384 |
50 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
39 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
41 |
0 |
0 |
| T38 |
0 |
166 |
0 |
0 |
| T39 |
0 |
4 |
0 |
0 |
| T40 |
0 |
267 |
0 |
0 |
| T56 |
0 |
56 |
0 |
0 |
| T93 |
0 |
83 |
0 |
0 |
| T122 |
0 |
24 |
0 |
0 |
| T148 |
0 |
92 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
6005 |
0 |
0 |
| T1 |
3384 |
20 |
0 |
0 |
| T2 |
33900 |
8 |
0 |
0 |
| T3 |
7686 |
31 |
0 |
0 |
| T4 |
503 |
3 |
0 |
0 |
| T5 |
502 |
2 |
0 |
0 |
| T13 |
422 |
2 |
0 |
0 |
| T14 |
426 |
3 |
0 |
0 |
| T15 |
427 |
4 |
0 |
0 |
| T16 |
504 |
5 |
0 |
0 |
| T17 |
449 |
4 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5991763 |
0 |
0 |
| T1 |
3384 |
984 |
0 |
0 |
| T2 |
33900 |
33422 |
0 |
0 |
| T3 |
7686 |
7286 |
0 |
0 |
| T4 |
503 |
103 |
0 |
0 |
| T5 |
502 |
102 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
426 |
26 |
0 |
0 |
| T15 |
427 |
27 |
0 |
0 |
| T16 |
504 |
104 |
0 |
0 |
| T17 |
449 |
49 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
17 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T87 |
0 |
1 |
0 |
0 |
| T108 |
0 |
1 |
0 |
0 |
| T122 |
0 |
1 |
0 |
0 |
| T151 |
0 |
1 |
0 |
0 |
| T182 |
0 |
2 |
0 |
0 |
| T199 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 60 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
| Conditions | 21 | 20 | 95.24 |
| Logical | 21 | 20 | 95.24 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T4,T1,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T11,T36,T35 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T1,T5 |
VC_COV_UNR |
| 1 | Covered | T11,T36,T35 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T11,T36,T35 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T11,T36,T35 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T11,T36,T35 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T11,T36,T35 |
| 0 | 1 | Covered | T229,T230 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T11,T36,T35 |
| 0 | 1 | Covered | T11,T36,T91 |
| 1 | 0 | Covered | T39 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T11,T36,T35 |
| 1 | - | Covered | T11,T36,T91 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
6 |
100.00 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T11,T36,T35 |
| DetectSt |
168 |
Covered |
T11,T36,T35 |
| IdleSt |
163 |
Covered |
T4,T1,T5 |
| StableSt |
191 |
Covered |
T11,T36,T35 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T11,T36,T35 |
| DebounceSt->IdleSt |
163 |
Covered |
T85,T155 |
| DetectSt->IdleSt |
186 |
Covered |
T229,T230 |
| DetectSt->StableSt |
191 |
Covered |
T11,T36,T35 |
| IdleSt->DebounceSt |
148 |
Covered |
T11,T36,T35 |
| StableSt->IdleSt |
206 |
Covered |
T11,T36,T35 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
| Branches |
|
20 |
20 |
100.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
10 |
10 |
100.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T11,T36,T35 |
|
| 0 |
1 |
Covered |
T11,T36,T35 |
|
| 0 |
0 |
Excluded |
T4,T1,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T11,T36,T35 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T11,T36,T35 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T5 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T85 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T11,T36,T35 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T155 |
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T11,T36,T35 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T229,T230 |
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T11,T36,T35 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T11,T36,T39 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T11,T36,T35 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
100 |
0 |
0 |
| T11 |
109442 |
2 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
0 |
4 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T42 |
18387 |
0 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T70 |
503 |
0 |
0 |
0 |
| T91 |
0 |
2 |
0 |
0 |
| T93 |
0 |
2 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T122 |
0 |
2 |
0 |
0 |
| T146 |
0 |
2 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
| T168 |
0 |
2 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
49702 |
0 |
0 |
| T11 |
109442 |
47338 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T35 |
0 |
47 |
0 |
0 |
| T36 |
0 |
138 |
0 |
0 |
| T39 |
0 |
30 |
0 |
0 |
| T42 |
18387 |
0 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T70 |
503 |
0 |
0 |
0 |
| T91 |
0 |
17 |
0 |
0 |
| T93 |
0 |
21 |
0 |
0 |
| T112 |
0 |
52 |
0 |
0 |
| T122 |
0 |
38 |
0 |
0 |
| T146 |
0 |
33 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
| T168 |
0 |
29 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5989335 |
0 |
0 |
| T1 |
3384 |
979 |
0 |
0 |
| T2 |
33900 |
33408 |
0 |
0 |
| T3 |
7686 |
7285 |
0 |
0 |
| T4 |
503 |
102 |
0 |
0 |
| T5 |
502 |
101 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
426 |
25 |
0 |
0 |
| T15 |
427 |
26 |
0 |
0 |
| T16 |
504 |
103 |
0 |
0 |
| T17 |
449 |
48 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
2 |
0 |
0 |
| T137 |
905 |
0 |
0 |
0 |
| T142 |
1306 |
0 |
0 |
0 |
| T229 |
607 |
1 |
0 |
0 |
| T230 |
0 |
1 |
0 |
0 |
| T231 |
9196 |
0 |
0 |
0 |
| T232 |
16952 |
0 |
0 |
0 |
| T233 |
488 |
0 |
0 |
0 |
| T234 |
494 |
0 |
0 |
0 |
| T235 |
13545 |
0 |
0 |
0 |
| T236 |
8310 |
0 |
0 |
0 |
| T237 |
436 |
0 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
16006 |
0 |
0 |
| T11 |
109442 |
12009 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T35 |
0 |
41 |
0 |
0 |
| T36 |
0 |
68 |
0 |
0 |
| T39 |
0 |
5 |
0 |
0 |
| T42 |
18387 |
0 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T70 |
503 |
0 |
0 |
0 |
| T91 |
0 |
8 |
0 |
0 |
| T93 |
0 |
21 |
0 |
0 |
| T112 |
0 |
174 |
0 |
0 |
| T122 |
0 |
72 |
0 |
0 |
| T146 |
0 |
101 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
| T168 |
0 |
47 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
47 |
0 |
0 |
| T11 |
109442 |
1 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T42 |
18387 |
0 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T70 |
503 |
0 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T122 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5844681 |
0 |
0 |
| T1 |
3384 |
979 |
0 |
0 |
| T2 |
33900 |
33408 |
0 |
0 |
| T3 |
7686 |
7285 |
0 |
0 |
| T4 |
503 |
102 |
0 |
0 |
| T5 |
502 |
101 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
426 |
25 |
0 |
0 |
| T15 |
427 |
26 |
0 |
0 |
| T16 |
504 |
103 |
0 |
0 |
| T17 |
449 |
48 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5846962 |
0 |
0 |
| T1 |
3384 |
984 |
0 |
0 |
| T2 |
33900 |
33422 |
0 |
0 |
| T3 |
7686 |
7286 |
0 |
0 |
| T4 |
503 |
103 |
0 |
0 |
| T5 |
502 |
102 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
426 |
26 |
0 |
0 |
| T15 |
427 |
27 |
0 |
0 |
| T16 |
504 |
104 |
0 |
0 |
| T17 |
449 |
49 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
51 |
0 |
0 |
| T11 |
109442 |
1 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T42 |
18387 |
0 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T70 |
503 |
0 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T122 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
49 |
0 |
0 |
| T11 |
109442 |
1 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T42 |
18387 |
0 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T70 |
503 |
0 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T122 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
47 |
0 |
0 |
| T11 |
109442 |
1 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T42 |
18387 |
0 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T70 |
503 |
0 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T122 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
47 |
0 |
0 |
| T11 |
109442 |
1 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T42 |
18387 |
0 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T70 |
503 |
0 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T122 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
15938 |
0 |
0 |
| T11 |
109442 |
12008 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T35 |
0 |
39 |
0 |
0 |
| T36 |
0 |
65 |
0 |
0 |
| T39 |
0 |
4 |
0 |
0 |
| T42 |
18387 |
0 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T70 |
503 |
0 |
0 |
0 |
| T91 |
0 |
7 |
0 |
0 |
| T93 |
0 |
20 |
0 |
0 |
| T112 |
0 |
172 |
0 |
0 |
| T122 |
0 |
71 |
0 |
0 |
| T146 |
0 |
100 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
| T168 |
0 |
45 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5991763 |
0 |
0 |
| T1 |
3384 |
984 |
0 |
0 |
| T2 |
33900 |
33422 |
0 |
0 |
| T3 |
7686 |
7286 |
0 |
0 |
| T4 |
503 |
103 |
0 |
0 |
| T5 |
502 |
102 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
426 |
26 |
0 |
0 |
| T15 |
427 |
27 |
0 |
0 |
| T16 |
504 |
104 |
0 |
0 |
| T17 |
449 |
49 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
25 |
0 |
0 |
| T11 |
109442 |
1 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T42 |
18387 |
0 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T70 |
503 |
0 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T116 |
0 |
2 |
0 |
0 |
| T122 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T151 |
0 |
1 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
| T169 |
0 |
2 |
0 |
0 |
| T199 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 58 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
| Conditions | 21 | 20 | 95.24 |
| Logical | 21 | 20 | 95.24 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T4,T1,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T9,T38,T37 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T1,T5 |
VC_COV_UNR |
| 1 | Covered | T9,T38,T37 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T9,T38,T37 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T9,T38,T37 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T9,T38,T37 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T9,T38,T37 |
| 0 | 1 | Covered | T73 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T9,T38,T37 |
| 0 | 1 | Covered | T9,T38,T37 |
| 1 | 0 | Covered | T39 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T9,T38,T37 |
| 1 | - | Covered | T9,T38,T37 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
6 |
100.00 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T9,T38,T37 |
| DetectSt |
168 |
Covered |
T9,T38,T37 |
| IdleSt |
163 |
Covered |
T4,T1,T5 |
| StableSt |
191 |
Covered |
T9,T38,T37 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T9,T38,T37 |
| DebounceSt->IdleSt |
163 |
Covered |
T151,T85,T207 |
| DetectSt->IdleSt |
186 |
Covered |
T73 |
| DetectSt->StableSt |
191 |
Covered |
T9,T38,T37 |
| IdleSt->DebounceSt |
148 |
Covered |
T9,T38,T37 |
| StableSt->IdleSt |
206 |
Covered |
T9,T38,T37 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
| Branches |
|
20 |
20 |
100.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
10 |
10 |
100.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T9,T38,T37 |
|
| 0 |
1 |
Covered |
T9,T38,T37 |
|
| 0 |
0 |
Excluded |
T4,T1,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T9,T38,T37 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T9,T38,T37 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T5 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T85 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T9,T38,T37 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T151,T207 |
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T9,T38,T37 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T73 |
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T9,T38,T37 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T9,T38,T37 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T9,T38,T37 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
79 |
0 |
0 |
| T9 |
1004 |
4 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
109442 |
0 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T73 |
0 |
2 |
0 |
0 |
| T91 |
0 |
4 |
0 |
0 |
| T93 |
0 |
2 |
0 |
0 |
| T146 |
0 |
2 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
27661 |
0 |
0 |
| T9 |
1004 |
144 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
109442 |
0 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T37 |
0 |
47 |
0 |
0 |
| T38 |
0 |
22 |
0 |
0 |
| T39 |
0 |
30 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T73 |
0 |
2872 |
0 |
0 |
| T91 |
0 |
31 |
0 |
0 |
| T93 |
0 |
21 |
0 |
0 |
| T146 |
0 |
33 |
0 |
0 |
| T148 |
0 |
37 |
0 |
0 |
| T149 |
0 |
48 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5989356 |
0 |
0 |
| T1 |
3384 |
979 |
0 |
0 |
| T2 |
33900 |
33408 |
0 |
0 |
| T3 |
7686 |
7285 |
0 |
0 |
| T4 |
503 |
102 |
0 |
0 |
| T5 |
502 |
101 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
426 |
25 |
0 |
0 |
| T15 |
427 |
26 |
0 |
0 |
| T16 |
504 |
103 |
0 |
0 |
| T17 |
449 |
48 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
1 |
0 |
0 |
| T35 |
119316 |
0 |
0 |
0 |
| T53 |
6572 |
0 |
0 |
0 |
| T73 |
12861 |
1 |
0 |
0 |
| T76 |
4315 |
0 |
0 |
0 |
| T77 |
20631 |
0 |
0 |
0 |
| T83 |
35940 |
0 |
0 |
0 |
| T96 |
606 |
0 |
0 |
0 |
| T111 |
653 |
0 |
0 |
0 |
| T112 |
702 |
0 |
0 |
0 |
| T113 |
733 |
0 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5072 |
0 |
0 |
| T9 |
1004 |
79 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
109442 |
0 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T37 |
0 |
130 |
0 |
0 |
| T38 |
0 |
39 |
0 |
0 |
| T39 |
0 |
5 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T91 |
0 |
91 |
0 |
0 |
| T93 |
0 |
144 |
0 |
0 |
| T123 |
0 |
578 |
0 |
0 |
| T146 |
0 |
77 |
0 |
0 |
| T148 |
0 |
44 |
0 |
0 |
| T149 |
0 |
46 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
37 |
0 |
0 |
| T9 |
1004 |
2 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
109442 |
0 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T91 |
0 |
2 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5827665 |
0 |
0 |
| T1 |
3384 |
979 |
0 |
0 |
| T2 |
33900 |
33408 |
0 |
0 |
| T3 |
7686 |
7285 |
0 |
0 |
| T4 |
503 |
102 |
0 |
0 |
| T5 |
502 |
101 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
426 |
25 |
0 |
0 |
| T15 |
427 |
26 |
0 |
0 |
| T16 |
504 |
103 |
0 |
0 |
| T17 |
449 |
48 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5829935 |
0 |
0 |
| T1 |
3384 |
984 |
0 |
0 |
| T2 |
33900 |
33422 |
0 |
0 |
| T3 |
7686 |
7286 |
0 |
0 |
| T4 |
503 |
103 |
0 |
0 |
| T5 |
502 |
102 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
426 |
26 |
0 |
0 |
| T15 |
427 |
27 |
0 |
0 |
| T16 |
504 |
104 |
0 |
0 |
| T17 |
449 |
49 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
41 |
0 |
0 |
| T9 |
1004 |
2 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
109442 |
0 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T91 |
0 |
2 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
38 |
0 |
0 |
| T9 |
1004 |
2 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
109442 |
0 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T91 |
0 |
2 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
37 |
0 |
0 |
| T9 |
1004 |
2 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
109442 |
0 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T91 |
0 |
2 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
37 |
0 |
0 |
| T9 |
1004 |
2 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
109442 |
0 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T91 |
0 |
2 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5011 |
0 |
0 |
| T9 |
1004 |
76 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
109442 |
0 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T37 |
0 |
129 |
0 |
0 |
| T38 |
0 |
38 |
0 |
0 |
| T39 |
0 |
4 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T91 |
0 |
87 |
0 |
0 |
| T93 |
0 |
142 |
0 |
0 |
| T123 |
0 |
576 |
0 |
0 |
| T146 |
0 |
75 |
0 |
0 |
| T148 |
0 |
42 |
0 |
0 |
| T149 |
0 |
44 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
6036 |
0 |
0 |
| T1 |
3384 |
19 |
0 |
0 |
| T2 |
33900 |
8 |
0 |
0 |
| T3 |
7686 |
29 |
0 |
0 |
| T4 |
503 |
3 |
0 |
0 |
| T5 |
502 |
5 |
0 |
0 |
| T13 |
422 |
3 |
0 |
0 |
| T14 |
426 |
3 |
0 |
0 |
| T15 |
427 |
3 |
0 |
0 |
| T16 |
504 |
8 |
0 |
0 |
| T17 |
449 |
6 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5991763 |
0 |
0 |
| T1 |
3384 |
984 |
0 |
0 |
| T2 |
33900 |
33422 |
0 |
0 |
| T3 |
7686 |
7286 |
0 |
0 |
| T4 |
503 |
103 |
0 |
0 |
| T5 |
502 |
102 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
426 |
26 |
0 |
0 |
| T15 |
427 |
27 |
0 |
0 |
| T16 |
504 |
104 |
0 |
0 |
| T17 |
449 |
49 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
12 |
0 |
0 |
| T9 |
1004 |
1 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
109442 |
0 |
0 |
0 |
| T12 |
7112 |
0 |
0 |
0 |
| T26 |
490 |
0 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T52 |
719 |
0 |
0 |
0 |
| T67 |
1334 |
0 |
0 |
0 |
| T68 |
502 |
0 |
0 |
0 |
| T69 |
525 |
0 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T159 |
444 |
0 |
0 |
0 |
| T169 |
0 |
1 |
0 |
0 |
| T182 |
0 |
1 |
0 |
0 |
| T238 |
0 |
1 |
0 |
0 |
| T239 |
0 |
1 |
0 |
0 |
| T240 |
0 |
1 |
0 |
0 |
| T241 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 60 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
| Conditions | 21 | 20 | 95.24 |
| Logical | 21 | 20 | 95.24 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T4,T1,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T1,T9,T11 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T1,T5 |
VC_COV_UNR |
| 1 | Covered | T1,T9,T11 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T1,T9,T11 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T9,T11 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T1,T9,T11 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T9,T11 |
| 0 | 1 | Covered | T93,T158,T151 |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T9,T11 |
| 0 | 1 | Covered | T1,T9,T73 |
| 1 | 0 | Covered | T39 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T9,T11 |
| 1 | - | Covered | T1,T9,T73 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
6 |
100.00 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T1,T9,T11 |
| DetectSt |
168 |
Covered |
T1,T9,T11 |
| IdleSt |
163 |
Covered |
T4,T1,T5 |
| StableSt |
191 |
Covered |
T1,T9,T11 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T1,T9,T11 |
| DebounceSt->IdleSt |
163 |
Covered |
T150,T239,T85 |
| DetectSt->IdleSt |
186 |
Covered |
T93,T158,T151 |
| DetectSt->StableSt |
191 |
Covered |
T1,T9,T11 |
| IdleSt->DebounceSt |
148 |
Covered |
T1,T9,T11 |
| StableSt->IdleSt |
206 |
Covered |
T1,T9,T11 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
| Branches |
|
20 |
20 |
100.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
10 |
10 |
100.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T1,T9,T11 |
|
| 0 |
1 |
Covered |
T1,T9,T11 |
|
| 0 |
0 |
Excluded |
T4,T1,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T9,T11 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T9,T11 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T5 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T85 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T1,T9,T11 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T150,T239,T153 |
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T1,T9,T11 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T93,T158,T151 |
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T1,T9,T11 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T1,T9,T73 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T1,T9,T11 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
142 |
0 |
0 |
| T1 |
3384 |
2 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T35 |
0 |
4 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
| T72 |
0 |
2 |
0 |
0 |
| T73 |
0 |
2 |
0 |
0 |
| T157 |
0 |
2 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
76741 |
0 |
0 |
| T1 |
3384 |
67 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
144 |
0 |
0 |
| T11 |
0 |
47338 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T24 |
0 |
19 |
0 |
0 |
| T35 |
0 |
51 |
0 |
0 |
| T39 |
0 |
30 |
0 |
0 |
| T40 |
0 |
71 |
0 |
0 |
| T72 |
0 |
65 |
0 |
0 |
| T73 |
0 |
2872 |
0 |
0 |
| T157 |
0 |
68 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5989293 |
0 |
0 |
| T1 |
3384 |
977 |
0 |
0 |
| T2 |
33900 |
33408 |
0 |
0 |
| T3 |
7686 |
7285 |
0 |
0 |
| T4 |
503 |
102 |
0 |
0 |
| T5 |
502 |
101 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
426 |
25 |
0 |
0 |
| T15 |
427 |
26 |
0 |
0 |
| T16 |
504 |
103 |
0 |
0 |
| T17 |
449 |
48 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5 |
0 |
0 |
| T93 |
16247 |
1 |
0 |
0 |
| T102 |
3936 |
0 |
0 |
0 |
| T122 |
6971 |
0 |
0 |
0 |
| T149 |
2507 |
0 |
0 |
0 |
| T151 |
0 |
1 |
0 |
0 |
| T158 |
0 |
1 |
0 |
0 |
| T183 |
0 |
1 |
0 |
0 |
| T242 |
0 |
1 |
0 |
0 |
| T243 |
18281 |
0 |
0 |
0 |
| T244 |
540 |
0 |
0 |
0 |
| T245 |
1914 |
0 |
0 |
0 |
| T246 |
608 |
0 |
0 |
0 |
| T247 |
439 |
0 |
0 |
0 |
| T248 |
856 |
0 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
75585 |
0 |
0 |
| T1 |
3384 |
229 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
153 |
0 |
0 |
| T11 |
0 |
59392 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T24 |
0 |
60 |
0 |
0 |
| T35 |
0 |
245 |
0 |
0 |
| T39 |
0 |
6 |
0 |
0 |
| T40 |
0 |
628 |
0 |
0 |
| T72 |
0 |
42 |
0 |
0 |
| T73 |
0 |
40 |
0 |
0 |
| T157 |
0 |
17 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
64 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5791387 |
0 |
0 |
| T1 |
3384 |
386 |
0 |
0 |
| T2 |
33900 |
33408 |
0 |
0 |
| T3 |
7686 |
7285 |
0 |
0 |
| T4 |
503 |
102 |
0 |
0 |
| T5 |
502 |
101 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
426 |
25 |
0 |
0 |
| T15 |
427 |
26 |
0 |
0 |
| T16 |
504 |
103 |
0 |
0 |
| T17 |
449 |
48 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5793653 |
0 |
0 |
| T1 |
3384 |
390 |
0 |
0 |
| T2 |
33900 |
33422 |
0 |
0 |
| T3 |
7686 |
7286 |
0 |
0 |
| T4 |
503 |
103 |
0 |
0 |
| T5 |
502 |
102 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
426 |
26 |
0 |
0 |
| T15 |
427 |
27 |
0 |
0 |
| T16 |
504 |
104 |
0 |
0 |
| T17 |
449 |
49 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
73 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
69 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
64 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
64 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
75492 |
0 |
0 |
| T1 |
3384 |
228 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
151 |
0 |
0 |
| T11 |
0 |
59390 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T24 |
0 |
58 |
0 |
0 |
| T35 |
0 |
242 |
0 |
0 |
| T39 |
0 |
5 |
0 |
0 |
| T40 |
0 |
626 |
0 |
0 |
| T72 |
0 |
40 |
0 |
0 |
| T73 |
0 |
39 |
0 |
0 |
| T157 |
0 |
16 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5991763 |
0 |
0 |
| T1 |
3384 |
984 |
0 |
0 |
| T2 |
33900 |
33422 |
0 |
0 |
| T3 |
7686 |
7286 |
0 |
0 |
| T4 |
503 |
103 |
0 |
0 |
| T5 |
502 |
102 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
426 |
26 |
0 |
0 |
| T15 |
427 |
27 |
0 |
0 |
| T16 |
504 |
104 |
0 |
0 |
| T17 |
449 |
49 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
34 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T93 |
0 |
2 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T148 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
| T185 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 43 | 93.48 |
| CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 29 | 90.62 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 58 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
0 |
1 |
| 187 |
0 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
| Conditions | 21 | 19 | 90.48 |
| Logical | 21 | 19 | 90.48 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T4,T1,T5 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T1,T36,T37 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T1,T5 |
VC_COV_UNR |
| 1 | Covered | T1,T36,T37 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T1,T36,T37 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T11,T72 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T1,T36,T37 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T36,T37 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T36,T37 |
| 0 | 1 | Covered | T91,T93,T123 |
| 1 | 0 | Covered | T39 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T36,T37 |
| 1 | - | Covered | T91,T93,T123 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
5 |
83.33 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T1,T36,T37 |
| DetectSt |
168 |
Covered |
T1,T36,T37 |
| IdleSt |
163 |
Covered |
T4,T1,T5 |
| StableSt |
191 |
Covered |
T1,T36,T37 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T1,T36,T37 |
| DebounceSt->IdleSt |
163 |
Covered |
T85 |
| DetectSt->IdleSt |
186 |
Not Covered |
|
| DetectSt->StableSt |
191 |
Covered |
T1,T36,T37 |
| IdleSt->DebounceSt |
148 |
Covered |
T1,T36,T37 |
| StableSt->IdleSt |
206 |
Covered |
T1,T37,T35 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
| Branches |
|
20 |
18 |
90.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
10 |
8 |
80.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T1,T36,T37 |
|
| 0 |
1 |
Covered |
T1,T36,T37 |
|
| 0 |
0 |
Excluded |
T4,T1,T5 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T36,T37 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T36,T37 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T1,T5 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T85 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T1,T36,T37 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Not Covered |
|
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T1,T36,T37 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T1,T36,T37 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T39,T91,T93 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T1,T36,T37 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
71 |
0 |
0 |
| T1 |
3384 |
2 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
4 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T91 |
0 |
2 |
0 |
0 |
| T93 |
0 |
8 |
0 |
0 |
| T123 |
0 |
2 |
0 |
0 |
| T157 |
0 |
2 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
1796 |
0 |
0 |
| T1 |
3384 |
67 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
76 |
0 |
0 |
| T36 |
0 |
69 |
0 |
0 |
| T37 |
0 |
47 |
0 |
0 |
| T39 |
0 |
30 |
0 |
0 |
| T56 |
0 |
15 |
0 |
0 |
| T91 |
0 |
17 |
0 |
0 |
| T93 |
0 |
102 |
0 |
0 |
| T123 |
0 |
79 |
0 |
0 |
| T157 |
0 |
68 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5989364 |
0 |
0 |
| T1 |
3384 |
977 |
0 |
0 |
| T2 |
33900 |
33408 |
0 |
0 |
| T3 |
7686 |
7285 |
0 |
0 |
| T4 |
503 |
102 |
0 |
0 |
| T5 |
502 |
101 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
426 |
25 |
0 |
0 |
| T15 |
427 |
26 |
0 |
0 |
| T16 |
504 |
103 |
0 |
0 |
| T17 |
449 |
48 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
0 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
2991 |
0 |
0 |
| T1 |
3384 |
44 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
88 |
0 |
0 |
| T36 |
0 |
39 |
0 |
0 |
| T37 |
0 |
79 |
0 |
0 |
| T39 |
0 |
6 |
0 |
0 |
| T56 |
0 |
119 |
0 |
0 |
| T91 |
0 |
9 |
0 |
0 |
| T93 |
0 |
170 |
0 |
0 |
| T123 |
0 |
318 |
0 |
0 |
| T157 |
0 |
40 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
35 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T93 |
0 |
4 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5863836 |
0 |
0 |
| T1 |
3384 |
386 |
0 |
0 |
| T2 |
33900 |
33408 |
0 |
0 |
| T3 |
7686 |
7285 |
0 |
0 |
| T4 |
503 |
102 |
0 |
0 |
| T5 |
502 |
101 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
426 |
25 |
0 |
0 |
| T15 |
427 |
26 |
0 |
0 |
| T16 |
504 |
103 |
0 |
0 |
| T17 |
449 |
48 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5866102 |
0 |
0 |
| T1 |
3384 |
390 |
0 |
0 |
| T2 |
33900 |
33422 |
0 |
0 |
| T3 |
7686 |
7286 |
0 |
0 |
| T4 |
503 |
103 |
0 |
0 |
| T5 |
502 |
102 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
426 |
26 |
0 |
0 |
| T15 |
427 |
27 |
0 |
0 |
| T16 |
504 |
104 |
0 |
0 |
| T17 |
449 |
49 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
36 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T93 |
0 |
4 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
35 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T93 |
0 |
4 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
35 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T93 |
0 |
4 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
35 |
0 |
0 |
| T1 |
3384 |
1 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T93 |
0 |
4 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
2937 |
0 |
0 |
| T1 |
3384 |
42 |
0 |
0 |
| T2 |
33900 |
0 |
0 |
0 |
| T3 |
7686 |
0 |
0 |
0 |
| T5 |
502 |
0 |
0 |
0 |
| T6 |
15546 |
0 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
426 |
0 |
0 |
0 |
| T15 |
427 |
0 |
0 |
0 |
| T16 |
504 |
0 |
0 |
0 |
| T17 |
449 |
0 |
0 |
0 |
| T35 |
0 |
84 |
0 |
0 |
| T36 |
0 |
37 |
0 |
0 |
| T37 |
0 |
77 |
0 |
0 |
| T39 |
0 |
5 |
0 |
0 |
| T56 |
0 |
117 |
0 |
0 |
| T91 |
0 |
8 |
0 |
0 |
| T93 |
0 |
164 |
0 |
0 |
| T123 |
0 |
317 |
0 |
0 |
| T157 |
0 |
38 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
6688 |
0 |
0 |
| T1 |
3384 |
17 |
0 |
0 |
| T2 |
33900 |
14 |
0 |
0 |
| T3 |
7686 |
25 |
0 |
0 |
| T4 |
503 |
6 |
0 |
0 |
| T5 |
502 |
5 |
0 |
0 |
| T13 |
422 |
1 |
0 |
0 |
| T14 |
426 |
3 |
0 |
0 |
| T15 |
427 |
1 |
0 |
0 |
| T16 |
504 |
5 |
0 |
0 |
| T17 |
449 |
4 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
5991763 |
0 |
0 |
| T1 |
3384 |
984 |
0 |
0 |
| T2 |
33900 |
33422 |
0 |
0 |
| T3 |
7686 |
7286 |
0 |
0 |
| T4 |
503 |
103 |
0 |
0 |
| T5 |
502 |
102 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
426 |
26 |
0 |
0 |
| T15 |
427 |
27 |
0 |
0 |
| T16 |
504 |
104 |
0 |
0 |
| T17 |
449 |
49 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6649655 |
15 |
0 |
0 |
| T91 |
19197 |
1 |
0 |
0 |
| T93 |
0 |
2 |
0 |
0 |
| T100 |
5468 |
0 |
0 |
0 |
| T101 |
5070 |
0 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T146 |
655 |
0 |
0 |
0 |
| T148 |
671 |
0 |
0 |
0 |
| T151 |
0 |
1 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T153 |
0 |
1 |
0 |
0 |
| T156 |
0 |
1 |
0 |
0 |
| T182 |
0 |
1 |
0 |
0 |
| T199 |
0 |
2 |
0 |
0 |
| T249 |
0 |
1 |
0 |
0 |
| T250 |
1117 |
0 |
0 |
0 |
| T251 |
402 |
0 |
0 |
0 |
| T252 |
665 |
0 |
0 |
0 |
| T253 |
29471 |
0 |
0 |
0 |
| T254 |
789 |
0 |
0 |
0 |