Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T1,T21,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T1,T21,T64 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
211096 |
0 |
0 |
T2 |
2139920 |
15 |
0 |
0 |
T3 |
1092343 |
24 |
0 |
0 |
T6 |
4806441 |
2 |
0 |
0 |
T7 |
4407792 |
18 |
0 |
0 |
T8 |
0 |
9 |
0 |
0 |
T13 |
788072 |
0 |
0 |
0 |
T14 |
777776 |
0 |
0 |
0 |
T15 |
508277 |
2 |
0 |
0 |
T16 |
5445450 |
3 |
0 |
0 |
T17 |
101113 |
0 |
0 |
0 |
T22 |
1355788 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T27 |
596606 |
16 |
0 |
0 |
T28 |
1899920 |
6 |
0 |
0 |
T29 |
0 |
12 |
0 |
0 |
T38 |
728784 |
0 |
0 |
0 |
T45 |
3714920 |
6 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T48 |
0 |
18 |
0 |
0 |
T49 |
0 |
14 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T51 |
0 |
14 |
0 |
0 |
T52 |
0 |
26 |
0 |
0 |
T53 |
0 |
14 |
0 |
0 |
T54 |
0 |
14 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T56 |
241812 |
0 |
0 |
0 |
T57 |
182644 |
0 |
0 |
0 |
T58 |
423682 |
0 |
0 |
0 |
T59 |
1298198 |
0 |
0 |
0 |
T60 |
701566 |
0 |
0 |
0 |
T61 |
104908 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
213910 |
0 |
0 |
T2 |
2139920 |
15 |
0 |
0 |
T3 |
1011271 |
24 |
0 |
0 |
T6 |
4281096 |
2 |
0 |
0 |
T7 |
3954474 |
18 |
0 |
0 |
T8 |
0 |
9 |
0 |
0 |
T13 |
788072 |
0 |
0 |
0 |
T14 |
777776 |
0 |
0 |
0 |
T15 |
452648 |
2 |
0 |
0 |
T16 |
4850260 |
3 |
0 |
0 |
T17 |
90698 |
0 |
0 |
0 |
T22 |
1355788 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T27 |
596606 |
16 |
0 |
0 |
T28 |
1899920 |
6 |
0 |
0 |
T29 |
0 |
12 |
0 |
0 |
T38 |
728784 |
0 |
0 |
0 |
T45 |
3318099 |
6 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T48 |
0 |
18 |
0 |
0 |
T49 |
0 |
14 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T51 |
0 |
14 |
0 |
0 |
T52 |
0 |
26 |
0 |
0 |
T53 |
0 |
14 |
0 |
0 |
T54 |
0 |
14 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T56 |
241812 |
0 |
0 |
0 |
T57 |
182644 |
0 |
0 |
0 |
T58 |
423682 |
0 |
0 |
0 |
T59 |
1298198 |
0 |
0 |
0 |
T60 |
701566 |
0 |
0 |
0 |
T61 |
104908 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T5,T2,T13 |
1 | 0 | Covered | T5,T2,T13 |
1 | 1 | Covered | T18,T31,T273 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T5,T2,T13 |
1 | 0 | Covered | T18,T31,T273 |
1 | 1 | Covered | T5,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1850 |
0 |
0 |
T1 |
1691 |
0 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T5 |
24510 |
1 |
0 |
0 |
T6 |
4608 |
1 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
814 |
1 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
1 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1930 |
0 |
0 |
T1 |
112008 |
0 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T5 |
115202 |
1 |
0 |
0 |
T6 |
529953 |
1 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
97695 |
1 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
1 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T5,T2,T13 |
1 | 0 | Covered | T5,T2,T13 |
1 | 1 | Covered | T18,T31,T273 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T5,T2,T13 |
1 | 0 | Covered | T18,T31,T273 |
1 | 1 | Covered | T5,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1923 |
0 |
0 |
T1 |
112008 |
0 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T5 |
115202 |
1 |
0 |
0 |
T6 |
529953 |
1 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
97695 |
1 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
1 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1923 |
0 |
0 |
T1 |
1691 |
0 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T5 |
24510 |
1 |
0 |
0 |
T6 |
4608 |
1 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
814 |
1 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
1 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T21,T22 |
1 | 1 | Covered | T1,T64,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T64,T66 |
1 | 1 | Covered | T1,T21,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
994 |
0 |
0 |
T1 |
1691 |
3 |
0 |
0 |
T2 |
13374 |
0 |
0 |
0 |
T3 |
21335 |
0 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
0 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
0 |
3 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1073 |
0 |
0 |
T1 |
112008 |
3 |
0 |
0 |
T2 |
254116 |
0 |
0 |
0 |
T3 |
102407 |
0 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
0 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
0 |
3 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T21,T22 |
1 | 1 | Covered | T1,T64,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T64,T66 |
1 | 1 | Covered | T1,T21,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1066 |
0 |
0 |
T1 |
112008 |
3 |
0 |
0 |
T2 |
254116 |
0 |
0 |
0 |
T3 |
102407 |
0 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
0 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
0 |
3 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1066 |
0 |
0 |
T1 |
1691 |
3 |
0 |
0 |
T2 |
13374 |
0 |
0 |
0 |
T3 |
21335 |
0 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
0 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
0 |
3 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T21,T22 |
1 | 1 | Covered | T1,T64,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T64,T66 |
1 | 1 | Covered | T1,T21,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
999 |
0 |
0 |
T1 |
1691 |
3 |
0 |
0 |
T2 |
13374 |
0 |
0 |
0 |
T3 |
21335 |
0 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
0 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
0 |
3 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1084 |
0 |
0 |
T1 |
112008 |
3 |
0 |
0 |
T2 |
254116 |
0 |
0 |
0 |
T3 |
102407 |
0 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
0 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
0 |
3 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T21,T22 |
1 | 1 | Covered | T1,T64,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T64,T66 |
1 | 1 | Covered | T1,T21,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1078 |
0 |
0 |
T1 |
112008 |
3 |
0 |
0 |
T2 |
254116 |
0 |
0 |
0 |
T3 |
102407 |
0 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
0 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
0 |
3 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1078 |
0 |
0 |
T1 |
1691 |
3 |
0 |
0 |
T2 |
13374 |
0 |
0 |
0 |
T3 |
21335 |
0 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
0 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
0 |
3 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T21,T22 |
1 | 1 | Covered | T1,T64,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T64,T66 |
1 | 1 | Covered | T1,T21,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1019 |
0 |
0 |
T1 |
1691 |
3 |
0 |
0 |
T2 |
13374 |
0 |
0 |
0 |
T3 |
21335 |
0 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
0 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
0 |
3 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1098 |
0 |
0 |
T1 |
112008 |
3 |
0 |
0 |
T2 |
254116 |
0 |
0 |
0 |
T3 |
102407 |
0 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
0 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
0 |
3 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T21,T22 |
1 | 1 | Covered | T1,T64,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T64,T66 |
1 | 1 | Covered | T1,T21,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1092 |
0 |
0 |
T1 |
112008 |
3 |
0 |
0 |
T2 |
254116 |
0 |
0 |
0 |
T3 |
102407 |
0 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
0 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
0 |
3 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1092 |
0 |
0 |
T1 |
1691 |
3 |
0 |
0 |
T2 |
13374 |
0 |
0 |
0 |
T3 |
21335 |
0 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
0 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
0 |
3 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T21,T22 |
1 | 1 | Covered | T1,T21,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T21,T22 |
1 | 1 | Covered | T1,T21,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1026 |
0 |
0 |
T1 |
1691 |
2 |
0 |
0 |
T2 |
13374 |
0 |
0 |
0 |
T3 |
21335 |
0 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
0 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T64 |
0 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1112 |
0 |
0 |
T1 |
112008 |
2 |
0 |
0 |
T2 |
254116 |
0 |
0 |
0 |
T3 |
102407 |
0 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
0 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T64 |
0 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T21,T22 |
1 | 1 | Covered | T1,T21,T22 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T21,T22 |
1 | 0 | Covered | T1,T21,T22 |
1 | 1 | Covered | T1,T21,T22 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1103 |
0 |
0 |
T1 |
112008 |
2 |
0 |
0 |
T2 |
254116 |
0 |
0 |
0 |
T3 |
102407 |
0 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
0 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T64 |
0 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1103 |
0 |
0 |
T1 |
1691 |
2 |
0 |
0 |
T2 |
13374 |
0 |
0 |
0 |
T3 |
21335 |
0 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
0 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T64 |
0 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T7,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T7,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1035 |
0 |
0 |
T1 |
1691 |
1 |
0 |
0 |
T2 |
13374 |
4 |
0 |
0 |
T3 |
21335 |
7 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
5 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T10 |
0 |
16 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T63 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1118 |
0 |
0 |
T1 |
112008 |
1 |
0 |
0 |
T2 |
254116 |
4 |
0 |
0 |
T3 |
102407 |
7 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
5 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T10 |
0 |
16 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T63 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T6,T23,T24 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T6,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T6,T23,T24 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T6,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
2176 |
0 |
0 |
T6 |
4608 |
20 |
0 |
0 |
T7 |
19290 |
0 |
0 |
0 |
T8 |
14289 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T25 |
1776 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T45 |
8443 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
1267 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
2257 |
0 |
0 |
T6 |
529953 |
20 |
0 |
0 |
T7 |
472608 |
0 |
0 |
0 |
T8 |
664429 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T25 |
213173 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T45 |
405264 |
0 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
126682 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T6,T23,T24 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T6,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T6,T23,T24 |
1 | 0 | Covered | T6,T23,T24 |
1 | 1 | Covered | T6,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
2249 |
0 |
0 |
T6 |
529953 |
20 |
0 |
0 |
T7 |
472608 |
0 |
0 |
0 |
T8 |
664429 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T25 |
213173 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T45 |
405264 |
0 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
126682 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
2249 |
0 |
0 |
T6 |
4608 |
20 |
0 |
0 |
T7 |
19290 |
0 |
0 |
0 |
T8 |
14289 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T25 |
1776 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T45 |
8443 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T68 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
T71 |
0 |
20 |
0 |
0 |
T72 |
1267 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T6,T26 |
1 | 0 | Covered | T4,T6,T26 |
1 | 1 | Covered | T4,T26,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T6,T26 |
1 | 0 | Covered | T4,T26,T25 |
1 | 1 | Covered | T4,T6,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
4037 |
0 |
0 |
T1 |
1691 |
0 |
0 |
0 |
T2 |
13374 |
0 |
0 |
0 |
T3 |
21335 |
0 |
0 |
0 |
T4 |
502 |
20 |
0 |
0 |
T5 |
24510 |
0 |
0 |
0 |
T6 |
4608 |
1 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
4124 |
0 |
0 |
T1 |
112008 |
0 |
0 |
0 |
T2 |
254116 |
0 |
0 |
0 |
T3 |
102407 |
0 |
0 |
0 |
T4 |
241190 |
20 |
0 |
0 |
T5 |
115202 |
0 |
0 |
0 |
T6 |
529953 |
1 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T6,T26 |
1 | 0 | Covered | T4,T6,T26 |
1 | 1 | Covered | T4,T26,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T6,T26 |
1 | 0 | Covered | T4,T26,T25 |
1 | 1 | Covered | T4,T6,T26 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
4115 |
0 |
0 |
T1 |
112008 |
0 |
0 |
0 |
T2 |
254116 |
0 |
0 |
0 |
T3 |
102407 |
0 |
0 |
0 |
T4 |
241190 |
20 |
0 |
0 |
T5 |
115202 |
0 |
0 |
0 |
T6 |
529953 |
1 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
4115 |
0 |
0 |
T1 |
1691 |
0 |
0 |
0 |
T2 |
13374 |
0 |
0 |
0 |
T3 |
21335 |
0 |
0 |
0 |
T4 |
502 |
20 |
0 |
0 |
T5 |
24510 |
0 |
0 |
0 |
T6 |
4608 |
1 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T5,T2 |
1 | 0 | Covered | T4,T5,T2 |
1 | 1 | Covered | T4,T26,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T5,T2 |
1 | 0 | Covered | T4,T26,T25 |
1 | 1 | Covered | T4,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
5012 |
0 |
0 |
T1 |
1691 |
0 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T4 |
502 |
20 |
0 |
0 |
T5 |
24510 |
1 |
0 |
0 |
T6 |
4608 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T13 |
814 |
1 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
1 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
5095 |
0 |
0 |
T1 |
112008 |
0 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T4 |
241190 |
20 |
0 |
0 |
T5 |
115202 |
1 |
0 |
0 |
T6 |
529953 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T13 |
97695 |
1 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
1 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T5,T2 |
1 | 0 | Covered | T4,T5,T2 |
1 | 1 | Covered | T4,T26,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T5,T2 |
1 | 0 | Covered | T4,T26,T25 |
1 | 1 | Covered | T4,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
5088 |
0 |
0 |
T1 |
112008 |
0 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T4 |
241190 |
20 |
0 |
0 |
T5 |
115202 |
1 |
0 |
0 |
T6 |
529953 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T13 |
97695 |
1 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
1 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
5088 |
0 |
0 |
T1 |
1691 |
0 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T4 |
502 |
20 |
0 |
0 |
T5 |
24510 |
1 |
0 |
0 |
T6 |
4608 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T13 |
814 |
1 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
1 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T26,T25 |
1 | 0 | Covered | T4,T26,T25 |
1 | 1 | Covered | T4,T26,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T26,T25 |
1 | 0 | Covered | T4,T26,T25 |
1 | 1 | Covered | T4,T26,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
3976 |
0 |
0 |
T1 |
1691 |
0 |
0 |
0 |
T2 |
13374 |
0 |
0 |
0 |
T3 |
21335 |
0 |
0 |
0 |
T4 |
502 |
20 |
0 |
0 |
T5 |
24510 |
0 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
4062 |
0 |
0 |
T1 |
112008 |
0 |
0 |
0 |
T2 |
254116 |
0 |
0 |
0 |
T3 |
102407 |
0 |
0 |
0 |
T4 |
241190 |
20 |
0 |
0 |
T5 |
115202 |
0 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T26,T25 |
1 | 0 | Covered | T4,T26,T25 |
1 | 1 | Covered | T4,T26,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T4,T26,T25 |
1 | 0 | Covered | T4,T26,T25 |
1 | 1 | Covered | T4,T26,T25 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
4053 |
0 |
0 |
T1 |
112008 |
0 |
0 |
0 |
T2 |
254116 |
0 |
0 |
0 |
T3 |
102407 |
0 |
0 |
0 |
T4 |
241190 |
20 |
0 |
0 |
T5 |
115202 |
0 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
4053 |
0 |
0 |
T1 |
1691 |
0 |
0 |
0 |
T2 |
13374 |
0 |
0 |
0 |
T3 |
21335 |
0 |
0 |
0 |
T4 |
502 |
20 |
0 |
0 |
T5 |
24510 |
0 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T73 |
0 |
20 |
0 |
0 |
T74 |
0 |
20 |
0 |
0 |
T75 |
0 |
20 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
T79 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T6,T9,T11 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T6,T9,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1031 |
0 |
0 |
T6 |
4608 |
1 |
0 |
0 |
T7 |
19290 |
0 |
0 |
0 |
T8 |
14289 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T25 |
1776 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T28 |
0 |
28 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
8443 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
1267 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1111 |
0 |
0 |
T6 |
529953 |
1 |
0 |
0 |
T7 |
472608 |
0 |
0 |
0 |
T8 |
664429 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T25 |
213173 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T28 |
0 |
28 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
405264 |
0 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T72 |
126682 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T6,T9,T11 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T6,T9,T11 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T6,T9,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1105 |
0 |
0 |
T6 |
529953 |
1 |
0 |
0 |
T7 |
472608 |
0 |
0 |
0 |
T8 |
664429 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
600410 |
0 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T25 |
213173 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T28 |
0 |
28 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
405264 |
0 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T72 |
126682 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1105 |
0 |
0 |
T6 |
4608 |
1 |
0 |
0 |
T7 |
19290 |
0 |
0 |
0 |
T8 |
14289 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T16 |
5220 |
0 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T25 |
1776 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T28 |
0 |
28 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
8443 |
0 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T72 |
1267 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T2,T3,T15 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1852 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
2 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
1 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1936 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
2 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
1 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T2,T3,T15 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1928 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
2 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
1 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1928 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
2 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
1 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T27,T28,T29 |
1 | 0 | Covered | T27,T28,T29 |
1 | 1 | Covered | T27,T28,T29 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T27,T28,T29 |
1 | 0 | Covered | T27,T28,T29 |
1 | 1 | Covered | T27,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1174 |
0 |
0 |
T22 |
1614 |
0 |
0 |
0 |
T27 |
725 |
5 |
0 |
0 |
T28 |
7577 |
2 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T38 |
742 |
0 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T52 |
0 |
7 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T56 |
491 |
0 |
0 |
0 |
T57 |
504 |
0 |
0 |
0 |
T58 |
422 |
0 |
0 |
0 |
T59 |
25455 |
0 |
0 |
0 |
T60 |
26983 |
0 |
0 |
0 |
T61 |
494 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1259 |
0 |
0 |
T22 |
676280 |
0 |
0 |
0 |
T27 |
297578 |
5 |
0 |
0 |
T28 |
942383 |
2 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T38 |
363650 |
0 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T52 |
0 |
7 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T56 |
120415 |
0 |
0 |
0 |
T57 |
90818 |
0 |
0 |
0 |
T58 |
211419 |
0 |
0 |
0 |
T59 |
623644 |
0 |
0 |
0 |
T60 |
323800 |
0 |
0 |
0 |
T61 |
51960 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T27,T28,T29 |
1 | 0 | Covered | T27,T28,T29 |
1 | 1 | Covered | T27,T28,T29 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T27,T28,T29 |
1 | 0 | Covered | T27,T28,T29 |
1 | 1 | Covered | T27,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1252 |
0 |
0 |
T22 |
676280 |
0 |
0 |
0 |
T27 |
297578 |
5 |
0 |
0 |
T28 |
942383 |
2 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T38 |
363650 |
0 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T52 |
0 |
7 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T56 |
120415 |
0 |
0 |
0 |
T57 |
90818 |
0 |
0 |
0 |
T58 |
211419 |
0 |
0 |
0 |
T59 |
623644 |
0 |
0 |
0 |
T60 |
323800 |
0 |
0 |
0 |
T61 |
51960 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1252 |
0 |
0 |
T22 |
1614 |
0 |
0 |
0 |
T27 |
725 |
5 |
0 |
0 |
T28 |
7577 |
2 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T38 |
742 |
0 |
0 |
0 |
T48 |
0 |
6 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T52 |
0 |
7 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T56 |
491 |
0 |
0 |
0 |
T57 |
504 |
0 |
0 |
0 |
T58 |
422 |
0 |
0 |
0 |
T59 |
25455 |
0 |
0 |
0 |
T60 |
26983 |
0 |
0 |
0 |
T61 |
494 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T27,T28,T29 |
1 | 0 | Covered | T27,T28,T29 |
1 | 1 | Covered | T27,T29,T48 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T27,T28,T29 |
1 | 0 | Covered | T27,T29,T48 |
1 | 1 | Covered | T27,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1067 |
0 |
0 |
T22 |
1614 |
0 |
0 |
0 |
T27 |
725 |
3 |
0 |
0 |
T28 |
7577 |
1 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T38 |
742 |
0 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T56 |
491 |
0 |
0 |
0 |
T57 |
504 |
0 |
0 |
0 |
T58 |
422 |
0 |
0 |
0 |
T59 |
25455 |
0 |
0 |
0 |
T60 |
26983 |
0 |
0 |
0 |
T61 |
494 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1150 |
0 |
0 |
T22 |
676280 |
0 |
0 |
0 |
T27 |
297578 |
3 |
0 |
0 |
T28 |
942383 |
1 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T38 |
363650 |
0 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T56 |
120415 |
0 |
0 |
0 |
T57 |
90818 |
0 |
0 |
0 |
T58 |
211419 |
0 |
0 |
0 |
T59 |
623644 |
0 |
0 |
0 |
T60 |
323800 |
0 |
0 |
0 |
T61 |
51960 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T27,T28,T29 |
1 | 0 | Covered | T27,T28,T29 |
1 | 1 | Covered | T27,T29,T48 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T27,T28,T29 |
1 | 0 | Covered | T27,T29,T48 |
1 | 1 | Covered | T27,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1144 |
0 |
0 |
T22 |
676280 |
0 |
0 |
0 |
T27 |
297578 |
3 |
0 |
0 |
T28 |
942383 |
1 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T38 |
363650 |
0 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T56 |
120415 |
0 |
0 |
0 |
T57 |
90818 |
0 |
0 |
0 |
T58 |
211419 |
0 |
0 |
0 |
T59 |
623644 |
0 |
0 |
0 |
T60 |
323800 |
0 |
0 |
0 |
T61 |
51960 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1144 |
0 |
0 |
T22 |
1614 |
0 |
0 |
0 |
T27 |
725 |
3 |
0 |
0 |
T28 |
7577 |
1 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T38 |
742 |
0 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T56 |
491 |
0 |
0 |
0 |
T57 |
504 |
0 |
0 |
0 |
T58 |
422 |
0 |
0 |
0 |
T59 |
25455 |
0 |
0 |
0 |
T60 |
26983 |
0 |
0 |
0 |
T61 |
494 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7030 |
0 |
0 |
T3 |
21335 |
67 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
72 |
0 |
0 |
T8 |
14289 |
88 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
58 |
0 |
0 |
T45 |
8443 |
52 |
0 |
0 |
T46 |
0 |
60 |
0 |
0 |
T47 |
0 |
65 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
77 |
0 |
0 |
T60 |
0 |
79 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7111 |
0 |
0 |
T3 |
102407 |
67 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
72 |
0 |
0 |
T8 |
664429 |
88 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
58 |
0 |
0 |
T45 |
405264 |
52 |
0 |
0 |
T46 |
0 |
60 |
0 |
0 |
T47 |
0 |
65 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
77 |
0 |
0 |
T60 |
0 |
79 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7106 |
0 |
0 |
T3 |
102407 |
67 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
72 |
0 |
0 |
T8 |
664429 |
88 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
58 |
0 |
0 |
T45 |
405264 |
52 |
0 |
0 |
T46 |
0 |
60 |
0 |
0 |
T47 |
0 |
65 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
77 |
0 |
0 |
T60 |
0 |
79 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7106 |
0 |
0 |
T3 |
21335 |
67 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
72 |
0 |
0 |
T8 |
14289 |
88 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
58 |
0 |
0 |
T45 |
8443 |
52 |
0 |
0 |
T46 |
0 |
60 |
0 |
0 |
T47 |
0 |
65 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
77 |
0 |
0 |
T60 |
0 |
79 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
6960 |
0 |
0 |
T3 |
21335 |
67 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
68 |
0 |
0 |
T8 |
14289 |
63 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
85 |
0 |
0 |
T45 |
8443 |
73 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
63 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
81 |
0 |
0 |
T60 |
0 |
79 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7041 |
0 |
0 |
T3 |
102407 |
67 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
68 |
0 |
0 |
T8 |
664429 |
63 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
85 |
0 |
0 |
T45 |
405264 |
73 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
63 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
81 |
0 |
0 |
T60 |
0 |
79 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7034 |
0 |
0 |
T3 |
102407 |
67 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
68 |
0 |
0 |
T8 |
664429 |
63 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
85 |
0 |
0 |
T45 |
405264 |
73 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
63 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
81 |
0 |
0 |
T60 |
0 |
79 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7034 |
0 |
0 |
T3 |
21335 |
67 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
68 |
0 |
0 |
T8 |
14289 |
63 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
85 |
0 |
0 |
T45 |
8443 |
73 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
63 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
81 |
0 |
0 |
T60 |
0 |
79 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7072 |
0 |
0 |
T3 |
21335 |
58 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
56 |
0 |
0 |
T8 |
14289 |
68 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
75 |
0 |
0 |
T45 |
8443 |
68 |
0 |
0 |
T46 |
0 |
66 |
0 |
0 |
T47 |
0 |
69 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
77 |
0 |
0 |
T60 |
0 |
79 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7155 |
0 |
0 |
T3 |
102407 |
58 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
56 |
0 |
0 |
T8 |
664429 |
68 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
75 |
0 |
0 |
T45 |
405264 |
68 |
0 |
0 |
T46 |
0 |
66 |
0 |
0 |
T47 |
0 |
69 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
77 |
0 |
0 |
T60 |
0 |
79 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7146 |
0 |
0 |
T3 |
102407 |
58 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
56 |
0 |
0 |
T8 |
664429 |
68 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
75 |
0 |
0 |
T45 |
405264 |
68 |
0 |
0 |
T46 |
0 |
66 |
0 |
0 |
T47 |
0 |
69 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
77 |
0 |
0 |
T60 |
0 |
79 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7146 |
0 |
0 |
T3 |
21335 |
58 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
56 |
0 |
0 |
T8 |
14289 |
68 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
75 |
0 |
0 |
T45 |
8443 |
68 |
0 |
0 |
T46 |
0 |
66 |
0 |
0 |
T47 |
0 |
69 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
77 |
0 |
0 |
T60 |
0 |
79 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7025 |
0 |
0 |
T3 |
21335 |
67 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
64 |
0 |
0 |
T8 |
14289 |
63 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
85 |
0 |
0 |
T45 |
8443 |
62 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
80 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
96 |
0 |
0 |
T60 |
0 |
76 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7114 |
0 |
0 |
T3 |
102407 |
67 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
64 |
0 |
0 |
T8 |
664429 |
63 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
85 |
0 |
0 |
T45 |
405264 |
62 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
80 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
96 |
0 |
0 |
T60 |
0 |
76 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7104 |
0 |
0 |
T3 |
102407 |
67 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
64 |
0 |
0 |
T8 |
664429 |
63 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
85 |
0 |
0 |
T45 |
405264 |
62 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
80 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
96 |
0 |
0 |
T60 |
0 |
76 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7104 |
0 |
0 |
T3 |
21335 |
67 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
64 |
0 |
0 |
T8 |
14289 |
63 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
85 |
0 |
0 |
T45 |
8443 |
62 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
80 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
96 |
0 |
0 |
T60 |
0 |
76 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1304 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
14289 |
3 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1383 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
664429 |
3 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1376 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
664429 |
3 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1376 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
14289 |
3 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1278 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
14289 |
3 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1361 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
664429 |
3 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1354 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
664429 |
3 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1354 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
14289 |
3 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1270 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
14289 |
3 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1352 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
664429 |
3 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1344 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
664429 |
3 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1344 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
14289 |
3 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1273 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
14289 |
3 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1353 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
664429 |
3 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T3,T16,T7 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T3,T16,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1347 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
664429 |
3 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T26 |
120875 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
197450 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1347 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
14289 |
3 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T26 |
503 |
0 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T55 |
402 |
0 |
0 |
0 |
T59 |
0 |
9 |
0 |
0 |
T60 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T2,T3,T15 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T2,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7543 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
67 |
0 |
0 |
T6 |
4608 |
1 |
0 |
0 |
T7 |
19290 |
72 |
0 |
0 |
T8 |
0 |
88 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
1 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
8443 |
52 |
0 |
0 |
T46 |
0 |
60 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7625 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
67 |
0 |
0 |
T6 |
529953 |
1 |
0 |
0 |
T7 |
472608 |
72 |
0 |
0 |
T8 |
0 |
88 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
1 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
405264 |
52 |
0 |
0 |
T46 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T2,T3,T15 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T2,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7620 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
67 |
0 |
0 |
T6 |
529953 |
1 |
0 |
0 |
T7 |
472608 |
72 |
0 |
0 |
T8 |
0 |
88 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
1 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
405264 |
52 |
0 |
0 |
T46 |
0 |
60 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7620 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
67 |
0 |
0 |
T6 |
4608 |
1 |
0 |
0 |
T7 |
19290 |
72 |
0 |
0 |
T8 |
0 |
88 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
1 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
8443 |
52 |
0 |
0 |
T46 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7464 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
67 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
68 |
0 |
0 |
T8 |
0 |
63 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
73 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
63 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7546 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
67 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
68 |
0 |
0 |
T8 |
0 |
63 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
73 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
63 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7539 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
67 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
68 |
0 |
0 |
T8 |
0 |
63 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
73 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
63 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7539 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
67 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
68 |
0 |
0 |
T8 |
0 |
63 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
73 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
63 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7590 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
58 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
56 |
0 |
0 |
T8 |
0 |
68 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
68 |
0 |
0 |
T46 |
0 |
66 |
0 |
0 |
T47 |
0 |
69 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7673 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
58 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
56 |
0 |
0 |
T8 |
0 |
68 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
68 |
0 |
0 |
T46 |
0 |
66 |
0 |
0 |
T47 |
0 |
69 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7666 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
58 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
56 |
0 |
0 |
T8 |
0 |
68 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
68 |
0 |
0 |
T46 |
0 |
66 |
0 |
0 |
T47 |
0 |
69 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7666 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
58 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
56 |
0 |
0 |
T8 |
0 |
68 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
68 |
0 |
0 |
T46 |
0 |
66 |
0 |
0 |
T47 |
0 |
69 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7504 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
67 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
64 |
0 |
0 |
T8 |
0 |
63 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
62 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
80 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7588 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
67 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
64 |
0 |
0 |
T8 |
0 |
63 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
62 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
80 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T3,T16,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T3,T16,T7 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
7580 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
67 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
64 |
0 |
0 |
T8 |
0 |
63 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
51 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
62 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
80 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
7580 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
67 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
64 |
0 |
0 |
T8 |
0 |
63 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
51 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
62 |
0 |
0 |
T46 |
0 |
74 |
0 |
0 |
T47 |
0 |
80 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T2,T3,T15 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1792 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
1 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
1 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1878 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
1 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
1 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T2,T3,T15 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1870 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
1 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
1 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1870 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
1 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
1 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1777 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1861 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1853 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1853 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1780 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1862 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1858 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1858 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1778 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1862 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1856 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1856 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T2,T3,T15 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1795 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
1 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
1 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1875 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
1 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
1 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T2,T3,T15 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T15 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1869 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
1 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
1 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1869 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
1 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
1 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1782 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1865 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1859 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1859 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1752 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1834 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1826 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1826 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1799 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1882 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T2,T3,T16 |
1 | 1 | Covered | T28,T86,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T2,T3,T16 |
1 | 0 | Covered | T28,T86,T18 |
1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144834408 |
1877 |
0 |
0 |
T2 |
254116 |
5 |
0 |
0 |
T3 |
102407 |
8 |
0 |
0 |
T6 |
529953 |
0 |
0 |
0 |
T7 |
472608 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
97695 |
0 |
0 |
0 |
T14 |
96819 |
0 |
0 |
0 |
T15 |
56077 |
0 |
0 |
0 |
T16 |
600410 |
1 |
0 |
0 |
T17 |
10849 |
0 |
0 |
0 |
T45 |
405264 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5667492 |
1877 |
0 |
0 |
T2 |
13374 |
5 |
0 |
0 |
T3 |
21335 |
8 |
0 |
0 |
T6 |
4608 |
0 |
0 |
0 |
T7 |
19290 |
6 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T10 |
0 |
17 |
0 |
0 |
T13 |
814 |
0 |
0 |
0 |
T14 |
403 |
0 |
0 |
0 |
T15 |
448 |
0 |
0 |
0 |
T16 |
5220 |
1 |
0 |
0 |
T17 |
434 |
0 |
0 |
0 |
T45 |
8443 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T63 |
0 |
8 |
0 |
0 |