Line Coverage for Module :
sysrst_ctrl_ulp
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
88 // aggregate pulse and level signals
89 1/1 assign ulp_wakeup_pulse_o = pwrb_det_pulse |
Tests: T3 T7 T38
90 lid_open_det_pulse |
91 ac_present_det_pulse;
92
93 1/1 assign z3_wakeup_hw_o = pwrb_det |
Tests: T3 T7 T38
Cond Coverage for Module :
sysrst_ctrl_ulp
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 89
EXPRESSION (pwrb_det_pulse | lid_open_det_pulse | ac_present_det_pulse)
-------1------ ---------2-------- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 0 | 0 | Covered | T4,T5,T6 |
0 | 0 | 1 | Covered | T3,T7,T68 |
0 | 1 | 0 | Covered | T3,T38,T68 |
1 | 0 | 0 | Covered | T3,T7,T38 |
LINE 93
EXPRESSION (pwrb_det | lid_open_det | ac_present_det)
----1--- ------2----- -------3------
-1- | -2- | -3- | Status | Tests |
0 | 0 | 0 | Covered | T4,T5,T6 |
0 | 0 | 1 | Covered | T3,T7,T68 |
0 | 1 | 0 | Covered | T69,T92,T48 |
1 | 0 | 0 | Covered | T38,T129,T95 |